## MAINTENANCE MANUAL ATC - 601 RAMP TEST SET PUBLISHED BY IFR SYSTEMS, INC. Wichita, Kansas COPYRIGHT © 1991 by IFR SYSTEMS, INC. All rights reserved. Printed in the United States of America. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electronic, mechanical, photocopying, recording or otherwise without the prior permission of the publisher. # WARNING HIGH VOLTAGE EQUIPMENT THIS EQUIPMENT CONTAINS CERTAIN CIRCUITS AND/OR COMPONENTS OF EXTREMELY HIGH VOLTAGE POTENTIALS, CAPABLE OF CAUSING SERIOUS BODILY INJURY OR DEATH. WHEN PERFORMING ANY OF THE PROCEDURES CONTAINED IN THIS MANUAL, HEED ALL APPLICABLE SAFETY PRECAUTIONS. ## RESCUE OF SHOCK VICTIMS - 1. DO NOT ATTEMPT TO PULL OR GRAB THE VICTIM. - 2. IF POSSIBLE, TURN OFF THE ELECTRICAL POWER. - 3. IF YOU CANNOT TURN OFF ELECTRICAL POWER, PUSH, PULL OR LIFT THE VICTIM TO SAFETY USING A WOODEN POLE, ROPE OR SOME OTHER DRY INSULATING MATERIAL. ## FIRST AID - 1. AS SOON AS VICTIM IS FREE OF CONTACT WITH SOURCE OF ELECTRICAL SHOCK, MOVE VICTIM A SHORT DISTANCE AWAY FROM SHOCK HAZARD. - 2. CALL FOR DOCTOR AND/OR AMBULANCE, IMMEDIATELY. - 3. IF BREATHING HAS STOPPED; ADMINISTER CARDIO-PULMONARY RESUSCITATION (CPR), AS NEEDED. - 4. IF VICTIM IS BREATHING, ATTEMPT TO CONTROL ALL SERIOUS BLEEDING. - 5. KEEP VICTIM WARM, QUIET AND FLAT ON HIS/HER BACK. CAUTION: INTEGRATED CIRCUITS AND SOLID STATE DEVICES SUCH AS MOS FETS, ESPECIALLY CMOS TYPES, ARE SUSCEPTIBLE TO DAMAGE BY ELECTROSTATIC DISCHARGES RECEIVED FROM IMPROPER HANDLING, THE USE OF UNGROUNDED TOOLS, AND IMPROPER STORAGE AND PACKAGING. ANY MAINTENANCE TO THIS UNIT MUST BE PERFORMED WITH THE FOLLOWING PRECAUTIONS: - BEFORE USE IN A CIRCUIT, KEEP ALL LEADS SHORTED TOGETHER EITHER BY THE USE OF VENDOR-SUPPLIED SHORTING SPRINGS OR BY INSERTING LEADS INTO A CONDUCTIVE MATERIAL. - WHEN REMOVING DEVICES FROM THEIR CONTAINERS, GROUND THE HAND BEING USED WITH A CONDUCTIVE WRISTBAND. - TIPS OF SOLDERING IRONS AND/OR ANY TOOLS USED MUST BE GROUNDED. - DEVICES MUST NEVER BE INSERTED INTO OR REMOVED FROM CIRCUITS WITH POWER ON. - PC BOARDS, WHEN TAKEN OUT OF THE SET, MUST BE LAID ON A GROUNDED CONDUCTIVE MAT OR STORED IN A CONDUCTIVE CONTAINER. REMOVE ANY BUILT-IN POWER SOURCE, SUCH AS A BATTERY, BEFORE LAYING PC BOARDS ON A CONDUCTIVE MAT OR STORING IN A CONDUCTIVE CONTAINER. - PC BOARDS, IF BEING SHIPPED TO THE FACTORY FOR REPAIR, MUST BE PACKAGED IN A CONDUCTIVE BAG AND PLACED IN A WELL-CUSHIONED SHIPPING BAG. CAUTION: THE USE OF SIGNAL GENERATORS FOR MAINTENANCE AND OTHER ACTIVITIES CAN BE A SOURCE OF ELECTROMAGNETIC INTERFERENCE TO AVIATION RECEIVERS, WHICH CAN CAUSE DISRUPTION AND INTERFERENCE TO AERONAUTICAL SERVICE OUT TO A DISTANCE OF SEVERAL MILES. CAUTION: USERS OF THIS EQUIPMENT SHOULD SCRUTINIZE ANY OPERATION WHICH RESULTS IN RADIATION OF A SIGNAL (DIRECTLY OR INDIRECTLY) AND ENSURE COMPLIANCE WITH INSTRUCTIONS IN FAA CIRCULAR AC 170-6C, DATED FEBRUARY 19, 1981. ## RECORD OF REVISIONS | REV<br>NO. | ISSUE<br>DATE | DATE<br>INSERTED | ВҮ | REV<br>NO. | ISSUE<br>DATE | DATE<br>INSERTED | вү | |------------|---------------|------------------|-----|------------|---------------|------------------|----| | 1 | JEC91 | 14/5-92 | Av. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | THIS PAGE INTENTIONALLY LEFT BLANK. ## LIST OF EFFECTIVE PAGES | Chapter/Section/Subject | Page | Date | |-------------------------|---------------|----------| | Title Page | | Sep 1/91 | | Copyright Page | | Sep 1/91 | | Warning Page | | Sep 1/91 | | Caution Page | | Sep 1/91 | | Record of Revisions | | Sep 1/91 | | List of Effective Pages | 1 | Dec 6/91 | | List of Effective Pages | 2 | Sep 1/91 | | Table of Contents | 1 through 2 | Sep 1/91 | | Introduction | 1 | Dec 6/91 | | Introduction | 2 | Sep 1/91 | | 1-Table of Contents | 1 through 2 | Sep 1/91 | | 1-List of Illustrations | 1 through 2 | Sep 1/91 | | 1-List of Tables | 1 through 2 | Sep 1/91 | | 2-1-1 | 1 through 4 | Sep 1/91 | | 2-2-1 | 1 through 20 | Sep 1/91 | | 2-2-1 | 21 through 22 | Dec 6/91 | | 2-2-1 | 23 through 40 | Sep 1/91 | | 2-2-1 | 41 | Dec 6/91 | | 2-2-1 | 42 through 52 | Sep 1/91 | | 2-2-2 | 1 | Dec 6/91 | | 2-2-2 | 3 through 4 | Sep 1/91 | | 2-2-2 | 5 | Dec 6/91 | | 2-2-2 | 6 through 30 | Sep 1/91 | | 2-2-2 | 31 | Dec 6/91 | | 2-2-2 | 32 through 33 | Sep 1/91 | | 2-2-2 | 34 through 48 | Dec 6/91 | | 2-2-3 | 1 through 26 | Sep 1/91 | | 2-3-1 | 1 | Dec 6/91 | | 2-3-1 | 2 through 15 | Sep 1/91 | | 2-3-1 | 16 | Dec 6/91 | | 2-3-1 | 17 through 18 | Sep 1/91 | | 2-3-1 | 19 | Dec 6/91 | | 2-3-1 | 20 through 22 | Sep 1/91 | | 2-3-1 | 23 | Dec 6/91 | | 2-3-1 | 24 through 30 | Sep 1/91 | | 2-3-2 | 1 through 2 | Sep 1/91 | | Appendix A | 1 through 2 | Sep 1/91 | | Appendix B | 1 through 4 | Sep 1/91 | | Appendix C | 1 through 4 | Sep 1/91 | | Appendix D | 1 through 4 | Sep 1/91 | | Appendix E | 1 through 8 | Sep 1/91 | | Appendix F | 1 through 2 | Sep 1/91 | | Index | 1 through 6 | Sep 1/91 | THIS PAGE INTENTIONALLY LEFT BLANK. ## TABLE OF CONTENTS | Title | Chapter/Section | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Title Page Copyright Page Caution Page Warning Page Record of Revisions List of Effective Pages Table of Contents Introduction | | | Chapter 2 Servicing Troubleshooting Disassembly/Reassembly | 2-1<br>2-2<br>2-3 | | Appendix A - I/O Connectors and Pin-Out Tables Appendix B - Abbreviations Appendix C - Test Equipment Requirements Appendix D - PAL Equations Appendix E - Timing Diagrams Appendix F - Metric/British Imperial Conversion Table With Nautical Distance Conversions | | Index THIS PAGE INTENTIONALLY LEFT BLANK. #### **INTRODUCTION - ATC-601 RAMP TEST SET** This manual contains the information necessary to test and repair the ATC-601 Ramp Test Set. It is strongly recommended that personnel be thoroughly familiar with the contents of this manual before attempting maintenance on this equipment. #### **NOMENCLATURE** In this manual, the ATC-601 Ramp Test Set is also referred to as Test Set, ATC-601 or ATC-601 Test Set. #### **ORGANIZATION** This manual is divided into three sections as follows: #### **CHAPTER 2 - MAINTENANCE** Section 1 - SERVICING (preventive maintenance) Section 2 - TROUBLESHOOTING (theory of operation, calibration/verification, PC boards and schematics) Section 3 - DISASSEMBLY/REASSEMBLY THIS PAGE INTENTIONALLY LEFT BLANK. ## **CHAPTER TWO** ## **ATC-601 RAMP TEST SET** ## MAINTENANCE MANUAL ## TABLE OF CONTENTS | Title | Chapter/Section/Subject | Page | | |-------------------------------------|-------------------------|-------------|--| | SECTION 1 - SERVICING | 2-1 | | | | 1. Preventive Maintenance Procedure | s 2-1-1 | 1 | | | A. External Cleaning | 2-1-1 | 1 | | | B. Internal Cleaning | 2-1-1 | 1 | | | C. Visual Inspection | 2-1-1 | 2 | | | SECTION 2 - TROUBLESHOOTING | 2-2 | | | | 1. Theory of Operation | 2-2-1 | 1 | | | A. General | 2-2-1 | 1 | | | B. System Theory of Operation | 1-2-1 | 1 | | | C. Functional Theory of Operation | 2-2-1 | 1 | | | (1) Transmit | 2-2-1 | 1 | | | (2) Receive | 2-2-1 | 3 | | | (3) Testing | 2-2-1 | 3 | | | D. Module Theory of Operation | 2-2-1 | 10 | | | (1) Power Supply | 2-2-1 | 10 | | | (2) Digital IF PC Board Assemb | | 13 | | | (3) Front Panel Pulse PC Board | | 20 | | | (4) RF Assembly | 2-2-1 | 37 | | | (5) Front Panel Assembly | 2-2-1 | 51 | | | 2. Calibration/Verification | 2-2-2 | 1 | | | A. General | 2-2-2 | 1 | | | (1) Calibration/Verification Sch | edule 2-2-2 | 1 | | | (2) Controls, Connectors and I | ndicators 2-2-2 | 1 | | | (3) Disassembly Requirements | 2-2-2 | 1 | | | B. Performance Requirements | 2-2-2 | 2 | | | C. Test Equipment Requirements | 2-2-2 | 2 | | | D. Preliminary Operations | 2-2-2 | 2<br>2<br>5 | | | (1) Safety Precautions | 2-2-2 | 2 | | | (2) Environmental Consideration | ns 2-2-2 | 5 | | | E. Test Record | 2-2-2 | 5 | | | F. Verification Procedures | 2-2-2 | 5 | | | (1) Signal Generator | 2-2-2 | 5 | | | (2) Pulse Characteristics | 2-2-2 | 7 | | | (3) UUT Measurements | 2-2-2 | 16 | | | (4) Overall | 2-2-2 | 26 | | | G. Verification Data Sheet | 2-2-2 | 27 | | | Title | Chapter/Section/Subject | Page | |-------------------------------------------------|-------------------------|------| | H. Calibration | 2-2-2 | 31 | | (1) Power Supply | 2-2-2 | 31 | | (2) RF Assembly | 2-2-2 | 31 | | (3) System | 2-2-2 | 43 | | I. Calibration Data Sheet | 2-2-2 | 46 | | 3. PC Boards and Schematics | 2-2-3 | 1 | | A. General | 2-2-3 | 1 | | B. How To Use Schematics | 2-2-3 | 1 | | (1) Coaxial Cables | 2-2-3 | 1 | | (2) Multiple Pin Connectors | 2-2-3 | 1 | | C. Alphabetical Index of Assemblies, Interconne | | | | Diagrams and Circuit Schematics | 1-2-3 | 2 | | SECTION 3 - DISASSEMBLY/REASSEMBLY | 2-3 | | | 1. Disassembly | 2-3-1 | 1 | | A. General | 2-3-1 | 1 | | B. Preliminary Considerations | 2-3-1 | 1 | | (1) Tools Required | 2-3-1 | 1 | | (2) Disassembly Precautions | 2-3-1 | 1 | | C. Disassembly Procedures | 2-3-1 | 5 | | (1) Storage Compartment and Chassis Asse | embly 2-3-1 | 5 | | (2) Battery | 2-3-1 | 7 | | (3) Line Supply Assembly | 2-3-1 | 7 | | (4) Power Supply Assembly | 2-3-1 | 9 | | (5) Digital IF PC Board Assembly | 2-3-1 | 11 | | (6) Front Panel Pulse PC Board Assembly | 2-3-1 | 11 | | (7) RF Assembly | 2-3-1 | 13 | | (8) Front Panel Assembly | 2-3-1 | 21 | | (9) Flat Antenna Assembly | 2-3-1 | 28 | | (10) Motherboard PC Board Assembly | 2-3-1 | 30 | | 2. Reassembly | 2-3-2 | 1 | | A. General | 2-3-2 | 1 | | B. Preliminary Considerations | 2-3-2 | 1 | | (1) Tools Required | 2-3-2 | 1 | | (2) Reassembly Precautions | 2-3-2 | 1 | | C. Reassembly Procedures | 2-3-2 | 2 | | (1) Chassis Assembly | 2-3-2 | 2 | | (2) Power Termination Assembly | 2-3-2 | 2 | ## **LIST OF ILLUSTRATIONS** | Title | Chapter/Section/Subject | Page | |------------------------------------------------------------------------|-------------------------|----------| | System Block Diagram | 2-2-1 | 2 | | Power Supply Assembly Block Diagram | 2-2-1 | 11 | | Digital IF PC Board Asembly Block Diagram | 2-2-1 | 14 | | Clock Setter Timing Diagram | 2-2-1 | 16 | | Front Panel Pulse PC Board Assembly Block Diag | | 21 | | Pulse Generator Data Transfer Timing Diagram | 2-2-1 | 25 | | 500 kHz Clock Timing Diagram | 2-2-1 | 31 | | RF Assembly Block Diagram | 2-2-1 | 38 | | Attenuator PC Board Assembly Block Diagram | 2-2-1 | 39 | | LO Source PC Board Assembly Block Diagram | 2-2-1 | 40 | | Mixer PC Board Assembly Block Diagram | 2-2-1 | 41 | | Driver PC Board Assembly Block Diagram | 2-2-1<br>2-2-1 | 43 | | Detector Assembly Block Diagram Trailing Edge Comparator Input Signals | 2-2-1<br>2-2-1 | 45<br>47 | | Leading Edge Comparator Input Signals | 2-2-1 | 47<br>47 | | Detector Comparator Pulses | 2-2-1 | 47<br>47 | | Analog IF Assembly Block Diagram | 2-2-1 | 48 | | Pulse Characteristics Test Setup Diagram | 2-2-2 | 7 | | P <sub>1</sub> to SPR Spacing/Phase Transition Time | 2-2-2 | 8 | | Phase Shift Accuracy Preferred Test Setup Diagra | | 11 | | HP5372A Frequency Analyzer Graphic Screen | 2-2-2 | 13 | | HP5372A Frequency Analyzer Numeric Screen | 2-2-2 | 13 | | Phase Shift Accuracy Alternate Test Setup Diagra | m 2-2-2 | 14 | | Phase Shift Accuracy Oscilloscope Signals | 2-2-2 | 15 | | Frequency Measurement Test Setup Diagram | 2-2-2 | 17 | | UUT Transmitter Frequency Modulation Signal | 2-2-2 | 18 | | Reply Delay Test Setup Diagram | 2-2-2 | 20 | | Reply Jitter Test Setup Diagram | 2-2-2 | 23 | | Test Points and Adjustments | 2-2-2 | 32 | | LO Source Test Setup Diagram | 2-2-2 | 33 | | LO Detect Waveform | 2-2-2<br>2-2-2 | 34 | | Attenuator VSWR Test Setup Diagram | 2-2-2<br>2-2-2 | 35<br>36 | | Attenuator Test Setup Diagram Receive Image Test Setup Diagram | 2-2-2 | 38 | | Detector Pulse Width Test Setup Diagram | 2-2-2 | 39 | | Direct Connect Set Test Setup Diagram | 2-2-2 | 41 | | Composite Assembly | 2-2-3 | 3 | | Power Supply Assembly | 2-2-3 | 4 | | Line Supply Assembly | 2-2-3 | 6 | | Motherboard PC Board Assembly | 2-2-3 | 7 | | Digital IF PC Board Assembly | 2-2-3 | 8 | | Flat Antenna Assembly | 2-2-3 | 10 | | Front Panel Pulse PC Board Assembly | 2-2-3 | 11 | | RF Assembly | 2-2-3 | 14 | | Front Panel Assembly | 2-2-3 | 25 | | Title | Chapter/Section/Subject | Page | |--------------------------------------|-------------------------|------| | Composite Assembly Breakdown | 2-3-1 | 4 | | ATC-601 Test Set Rear View | 2-3-1 | 6 | | Line Supply Assembly Breakdown | 2-3-1 | 8 | | Power Supply Assembly Breakdown | 2-3-1 | 10 | | RF Assembly Breakdown | 2-3-1 | 12 | | Detector Assembly Breakdown | 2-3-1 | 14 | | Analog IF Assembly Breakdown | 2-3-1 | 17 | | SSB Assembly Breakdown | 2-3-1 | 18 | | ATC-601 Test Set Top View | 2-3-1 | 22 | | Front Panel Assembly Breakdown | 2-3-1 | 24 | | Power Termination Assembly Breakdown | 2-3-1 | 26 | | Flat Antenna Assembly Breakdown | 2-3-1 | 29 | ## LIST OF TABLES | Title | Chapter/Section/Subject | Page | |------------------------------------------------------|-------------------------|------| | Self Test | 2-2-1 | 6 | | Digitizer PAL Inputs and Outputs | 2-2-1 | 17 | | Microprocessor U27001 Chip Selects | 2-2-1 | 22 | | Pulse Generator Serialized Data Output | 2-2-1 | 25 | | Reply Decoder Control Register Bit Definition | 2-2-1 | 28 | | Reply Data Byte Information | 2-2-1 | 30 | | Keypad Data Definition | 2-2-1 | 32 | | Attenuator #2 Operation Selection | 2-2-1 | 34 | | Analog Input to ADC Description | 2-2-1 | 35 | | Status Buffer Bit Definition | 2-2-1 | 36 | | LED Control Register Bit Definition | 2-2-1 | 37 | | DPSK Modulation | 2-2-1 | 44 | | Transmit Gain Setting | 2-2-1 | 50 | | <b>Assembly Replacement Calibration Requirements</b> | 2-2-2 | 3 | | Verification Failure Calibration Requirements | 2-2-2 | 4 | | Output Level/UUT Receiver Sensitivity | 2-2-2 | 6 | | Power Measurement Data | 2-2-2 | 19 | | Oscillator Compensation | 2-2-2 | 42 | | Disassembly Tools | 2-3-1 | 1 | THIS PAGE INTENTIONALLY LEFT BLANK. ## **SECTION 1 - SERVICING** #### 1. Preventive Maintenance Procedures Contains routine maintenance instructions for cleaning and inspecting the Test Set. CAUTION: DISCONNECT POWER FROM TEST SET TO AVOID POSSIBLE DAMAGE TO ELECTRONIC CIRCUITS. #### A. External Cleaning #### STEP #### **PROCEDURE** - 1. Clean front panel, switches and display face with soft lint-free cloth. If dirt is difficult to remove, dampen cloth with water and liquid detergent. - 2. Remove grease, fungus and ground-in dirt from surfaces with soft lint-free cloth dampened (not wet) with denatured alcohol. - 3. Remove dust and dirt from connectors with soft-bristled brush. NOTE: Cover connectors, not in use, with suitable dust cover to prevent tarnishing of connector contacts. - 4. Clean cables with soft lint-free cloth. - 5. Paint exposed metal surface to avoid corrosion. #### B. Internal Cleaning THIS EQUIPMENT CONTAINS PARTS SENSITIVE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD) **CAUTION:** DO NOT MOVE COMPONENTS ON CIRCUIT BOARDS OR DISASSEMBLE CONNECTORS NEEDLESSLY TO AVOID POSSIBLE DAMAGE. CAUTION: DO NOT OPEN COMPLEX INTERNAL MODULES FOR SOLE PURPOSE OF CLEANING AND INSPECTION. #### STEP #### **PROCEDURE** - 1. Remove dust with hand-controlled dry air jet of 15 psi (1.054 kg/cm<sup>2</sup>) and wipe internal chassis parts and frame with soft lint-free cloth moistened with alcohol. - 2. Clean switches and controls with contact cleaner. - C. Visual Inspection #### **STEP** #### **PROCEDURE** - 1. Inspect Chassis for: - Tightness of sub-assemblies and chassis mounted connectors. - Corrosion or damage to metal surfaces. - 2. Inspect Capacitors for: - Loose mounting, deformities or obvious physical damage. - Leakage or corrosion around leads. - 3. Inspect Connectors for: - Loose or broken parts, cracked insulation and bad contacts. - 4. Inspect Circuit Boards for: - Corrosion or damage to connectors. - Damage to mounted components including crystals and ICs. - Freedom from foreign material. - 5. Inspect Resistors for: - Cracked, broken, charred or blistered bodies. - Loose or corroded soldering connections. - 6. Inspect Semiconductors for: - Cracked, broken, charred or discolored bodies. - Correct placement and condition of seals around leads. - 7. Inspect Switches for: - Loose levers, terminals and switch body contact to frame. - Bent or loose line switch contacts. STEP ## **PROCEDURE** - 8. Inspect Wiring for: - Broken or loose ends and connections. - Proper dress relative to other chassis parts. NOTE: Verify laced wiring is tight with ends securely tied. THIS PAGE INTENTIONALLY LEFT BLANK. ## **SECTION 2 - TROUBLESHOOTING** #### 1. Theory of Operation #### A. General Theory of Operation is divided into three levels: System Theory of Operation Contains a simplified description of signal flow through the ATC-601 with accompanying block diagram. Functional Theory of Operation Contains simplified descriptions of how the various functions of the ATC-601 operate. Module Theory of Operation Contains a detailed description of each assembly in the ATC-601. Refer to 1-2-2, Figures 2 and 3 in the ATC-601 Operation Manual for location of controls, connectors and indicators identified with numeric characters. Refer to appropriate schematics and assembly drawings in 2-2-3 for controls, connectors, indicators and components identified with alphanumeric characters. B. System Theory of Operation The ATC-601 Ramp Test Set simulates a ground or air interrogator, transmitting Modes A, C, S and Intermode interrogations. The Test Set analyzes reply pulses, provides reply pulse information and indicates failure to comply with accepted guidelines (RTCA DO-181). Refer to Appendix E for interrogation and reply signals. - C. Functional Theory of Operation - (1) Transmit (Refer to 2-2-1, Figure 1.) Interrogations are controlled and produced from the Front Panel Pulse PC Board Assembly. Pressing the RUN/STOP Key (9) initiates a trigger that causes the Front Panel Pulse PC Board Assembly to transmit specific pulse and Phase Shift Keying (PSK) information (depending on the current Test Set test function) to the Driver PC Board Assembly. The Driver PC Board Assembly drives the pulse and DPSK information to modulate a 30 MHz signal in the Analog IF Assembly. After amplification and frequency mixing by the Mixer PC Board Assembly, a modulated 1030 MHz interrogation signal is transmitted through the RF I/O Connector (15) or ANTENNA Connector (16) to the unit under test (UUT). System Block Diagram Figure 1 #### (2) Receive (Refer to 2-2-1, Figure 1.) Replies from the UUT are received on an RF signal at ≈1090 MHz, through the RF I/O Connector (15) or ANTENNA Connector (16). The signal is mixed down to 30 MHz by the Mixer PC Board Assembly, filtered and amplified by the Analog IF Assembly and sent to the Detector and Digital IF PC Board Assemblies. The 30 MHz signal is split into two quadrature phase signals, converted to digital samples and analyzed by the Digital IF PC Board Assembly. Measurement data is stored on the Digital IF PC Board Assembly and accessed by the Front Panel Pulse PC Board Assembly. Reply VIDEO from the Detector Assembly is decoded by the Front Panel Pulse PC Board Assembly. Information is processed, compared with stored guideline information and displayed. #### (3) Testing The ATC-601 uses three interrogation processes when testing transponders: #### Background Interrogations Background Mode A interrogations are transmitted continuously during any transponder test. Two background interrogations are sent between ATCRBS test interrogations. Eight background interrogations are sent between Mode S test interrogations. Background interrogations determine transponder sensitivity or MTL. Digital-to-Analog Converters (DACs) on the Front Panel Pulse PC Board Assembly provide the voltage used by the Driver PC Board Assembly to drive current through attenuation diodes on the Attenuator PC Board Assembly. Attenuation increases if reply is received or decreases if no reply is received. The attenuation level reached when 50% reply rate occurs is used to calculate MTL on the Digital IF PC Board Assembly. Replies to background interrogations are used by the Digital IF PC Board Assembly to measure power and frequency. Mode C background interrogations are used in the MTL Difference test to verify MTL is the same for both Mode A and Mode C interrogations. Background interrogations are verified using Diagnostics. Refer to 1-2-3C in ATC-601 Operation Manual. NOTE: All interrogation and reply signals are attenuated to obtain 50% replies to background interrogations. Displayed MTL is ≈0.6 dB higher than the average background level to indicate the 90% reply point. #### Mode Test Mode A, Mode C and Mode S (UF11) interrogations are transmitted in a programmed sequence. Replies determine UUT operating modes. Mode test is the first test run in Auto Test and each Single Test. Mode test uses foreground interrogations. Foreground level is $\approx 4$ dB higher than background level. #### Test Interrogations Test interrogations are programmed from ROM to Video RAM by the Processor on the Front Panel Pulse PC Board Assembly according to specific test functions. Test interrogations are transmitted at foreground level and verified using Diagnostics. Refer to 1-2-3C in ATC-601 Operation Manual. The ATC-601 has five testing functions. Test Parameters (Setup Menu), Auto Test, Single Test and Power Test are functions used in testing transponder operation. Self Test is used in evaluating ATC-601 operation. #### (a) Test Parameters Information loaded in the Setup Menu is stored in RAM on the Front Panel Pulse PC Board Assembly and used for calculating reply delay and UUT power output. Reply delay is calculated using the best 8 of 13 replies. Delays are figured in two parts. Total delay (interrogation to reply) is measured with counters on the Digital IF PC Board Assembly, triggered by the Pulse Generator on the Front Panel Pulse PC Board Assembly until reply pulse (50% amplitude) is received. Distance information in Setup Menu is used to figure range delay. The Processor on the Front Panel Pulse PC Board Assembly subtracts the fixed range delay from the average total delay to obtain reply delay. Refer to 2-2-1C(3)(d) for calculating UUT power output function. #### (b) Auto Test Auto Test operation control and sequence program, stored in ROM on the Front Panel Pulse PC Board Assembly, directs the Processor on the Front Panel Pulse PC Board Assembly to initiate interrogation pulse generation. Specific interrogations are sent using the transmit function described in 2-2-1C(1). Replies are received using the receive function described in 2-2-1C(2). After the series of tests are complete or terminated, results stored in RAM (Front Panel Pulse PC Board Assembly) are entered onto the DISPLAY (14). NOTE: The Auto Test function stores reply information for all Single Tests. Only modes tested, modes passed, modes failed, UUT Frequency, UUT ERP, UUT MTL and UUT Diversity Isolation are displayed in Auto Test. #### (c) Single Test Single Test operates the same as Auto Test, except each test is one programmed loop. When accessed, each Single Test screen displays latest reply information stored in RAM on the Front Panel Pulse PC Board Assembly. When operating, the program stored in ROM on the Front Panel Pulse PC Board Assembly continues testing until manually terminated. #### (d) Power Test Power Test is a loop program stored in ROM on the Front Panel Pulse PC Board Assembly. The test transmits Mode A background interrogations. Refer to 2-2-1C(3), Background Interrogations, for MTL calculation. The Digital IF PC Board Assembly splits incoming signals into two quadrature phases to calculate amplitude of $F_1$ reply pulse. Two power calculations, average and instantaneous, use four samples of each $F_1$ reply pulse. Average power is calculated using the amplitude of all replies received during Power Test. A small correction factor is subtracted from average power calculations, to offset multipath effects. Instantaneous power is average power calculated using amplitude from replies to latest 100 interrogations. Distance information from the Setup Menu is calculated into path loss on the Front Panel Pulse PC board Assembly. Antenna gain and cable loss from the Setup Menu are added with the path loss and power calculations to provide displayed power readings. (e) Self Test (Refer to 2-2-1, Table 1.) Self Test runs as follows: **TEST** THEORY Non-Volatile RAM Battery (only run on power-up) Processor on Front Panel Pulse PC Board Assembly reads non-volatile RAM battery bit status from RAM on the Front Panel Pulse PC Board Assembly. Status is set only on power-up. #### 1. Battery Processor on Front Panel Pulse PC Board Assembly reads BATTEST line from Power Supply Assembly through Status Buffer on Front Panel Pulse PC Board Assembly. #### 2. LO Control Processor on Front Panel Pulse PC Board Assembly enables Local Oscillator (LO) through LED Control Register on Front Panel Pulse PC Board Assembly. Processor reads Status Buffer on Front Panel Pulse PC Board Assembly to verify LO is On. LO is then disabled through LED Control Register. Processor reads Status Buffer again to verify LO is Off. #### 3. Dual Port RAM (DPR) Processor on Front Panel Pulse PC Board Assembly writes a sequence using AA55h to fill DPR on Digital IF PC Board Assembly. Processor reads DPR and compares with sequence written. Process repeats using 55AAh. Process repeats a third time loading a number sequence starting at 0000h and increasing one for each address loaded. First two processes verify DPR data transfer. Third process confirms all addresses are being verified. | TEST | GROUP | VERIFIES | FAILURE<br>CODE (h) | RUNNING<br>ORDER | |-----------------------------|-----------------------------|--------------------------------------------------------|---------------------|------------------| | Non-Volatile RAM<br>Battery | Power<br>Supply/<br>Battery | Battery has sufficient power for RAM to retain memory. | 00000020 | Only on power-up | | Battery | Power<br>Supply/<br>Battery | Voltage is within correct voltage range. | 0000010 | 1 | | LO Control | RF | Valid ON/OFF status | 0000001 | 2 | | RAM | Digital | Dual Port RAM (DPR) | 01000000 | 3 | | | | Video RAM | 02000000 | 4 | | | | Display RAM | 08000000 | 5 | | | | Non-Volatile RAM | 0400000 | 6 | | LED | Digital | Interrogation and reply drivers | 80000000 | 7 | | Reply Decoder | Digital | Unsolicited Mode S reply (squitter) | 00000400 | 8 | | | | Solicited Mode S reply | 00000200 | 9 | | | | Solicited ATCRBS reply | 00000100 | 10 | | Pulse Wrap | Digital | PULSE to DPSK timing | 00800000 | 11 | | UART | Digital | RS-232 loop back | 00400000 | 12 | | Attenuator #1 | Digital | Level at end line diodes | 10000000 | 13 | | Attenuator #2 | Digital | Level at midline diodes | 20000000 | 13 | | LO Compensation | Digital | DCXO control voltage | 40000000 | 15 | | LO Detect | RF | LO is locked. | 00000002 | 16 | | RF Detect | RF | TX level out/Attenuation | 00000004 | 17 | | DSP Initialization | Digital | Handshake routine | 00000040 | 18 | | IF Loop | RF | Background level (0 dB) | 00020000 | 19 | | | | SLS/Foreground ratio (9 dB) | 00100000 | 20 | | | | DSP does not measure a non-existent signal. | 00200000 | 21 | NOTE: Multiple failures are indicated by the sum of the error codes. NOTE: If DPR Test fails, subsequent RAM tests are not run. Self Test Table 1 **TEST** #### **THEORY** NOTE: If DPR test fails, Self Test skips other RAM tests and goes to LED test. #### 4. Video RAM Processor on Front Panel PC Board Assembly tests Video RAM on Front Panel Pulse PC Board Assembly in same fashion as DPR on Digital IF PC Board Assembly. #### 5. Display RAM Processor on Front Panel PC Board Assembly copies current screen and transfers visibility to unused secondary page on Liquid Crystal Display (LCD). Processor tests Display RAM on Front Panel Pulse PC Board Assembly using primary page and in same fashion as DPR on Digital IF PC Board Assembly. After test, screen and visibility are returned to primary page. #### 6. Non-Volatile RAM Contents of non-volatile RAM on Front Panel PC Board Assembly are transferred to DPR on Digital IF PC Board Assembly. Processor on Front Panel PC Board Assembly tests non-volatile RAM in same fashion as DPR. After test, original contents are restored in non-volatile RAM. #### 7. LED Processor on Front Panel PC Board Assembly turns On Interrogation and Reply LEDs on Front Panel LED PC Board Assembly through LED Control Register on Front Panel PC Board Assembly. Processor verifies On status through Status Control Register on Front Panel PC Board Assembly. After ≈80 ms, Off status is verified through Status Control Register. #### 8. Reply Decoder (Unsolicited Mode S reply) Processor on Front Panel PC Board Assembly programs Video RAM chips on Front Panel PC Board Assembly with DF11 Mode S squitter. Pulse Generator on Front Panel PC Board Assembly sends squitter from Video RAM chips through RF Assembly to Reply Decoder on Front Panel PC Board Assembly. Decoded reply is stored in RAM on Front Panel PC Board Assembly. Processor compares decoded reply with squitter sent. NOTE: Reply Decoder tests fail if RF Assembly is not functioning. TEST THEORY #### 9. Reply Decoder (Solicited Mode S reply) Processor on Front Panel PC Board Assembly sends trigger to Reply Decoder on Front Panel Pulse PC Board Assembly to prepare for (solicited) Mode S reply. Processor tests Reply Decoder in same fashion as unsolicited Mode S reply. #### 10. Reply Decoder (Solicited ATCRBS reply) Processor on Front Panel PC Board Assembly tests Reply Decoder on Front Panel Pulse PC Board Assembly using solicited ATCRBS reply in same fashion as solicited Mode S reply. #### 11. Pulse Wrap Processor on Front Panel PC Board Assembly sets up Pulse Generator on Front Panel PC Board Assembly to send a pulse on the $\overline{PULSE}$ and DPSK lines. Processor uses internal Timer 1 to verify programmed distance between PULSE and DPSK pulses is eight counts ( $\approx 3.2~\mu s$ ). #### **12. UART** Processor on Front Panel PC Board Assembly configures UART (RS-232 Interface on Front Panel Pulse PC Board Assembly) to loop back. Processor sends message and verifies reception. #### 13. Attenuator #1/Attenuator #2 Processor on Front Panel PC Board Assembly writes values to attenuation DACs on Front Panel PC Board Assembly. Processor reads corresponding status from Analog-to-Digital Converter (ADC) on Front Panel PC Board Assembly to verify DACs are correctly converting attenuation voltage data. #### 15. LO Compensation Processor on Front Panel PC Board Assembly writes values to a DAC on Front Panel PC Board Assembly. Processor reads corresponding status from ADC on Front Panel PC Board Assembly to verify DAC is correctly converting LO compensation voltage data. #### 16. LO Detect Processor on Front Panel PC Board Assembly turns On Local Oscillator on LO Source PC Board Assembly through an LED Control Register on Front Panel PC Board Assembly. Processor verifies LO Detect voltage is 0.35 to 3.1 Vdc by reading 71 to 635 from ADC on Front Panel PC Board Assembly. Test fails if LO is not locked (≈7.5 Hz trapezoidal waveform present at TP27033 on Front Panel Pulse PC Board Assembly). TEST THEORY #### 17. RF Detect Pulse Generator on Front Panel PC Board Assembly sends CW at MTL+4 dB with 0 dB attenuation. PULSE, SLSO and SLS1 lines are activated on Front Panel PC Board Assembly. After going through transmit portion of RF Assembly, the signal returns on RF DETECT line to the ADC on Front Panel PC Board Assembly. Processor on Front Panel PC Board Assembly verifies level after digital conversion. Test is repeated with 3 dB attenuation set by Attenuator Control on Front Panel PC Board Assembly through Driver PC Board Assembly to Attenuator PC Board Assembly. Processor checks 3 dB difference by verifying ratio of unattenuated level to attenuated level is 2 (±0.4). #### 18. DSP Initialization Processor on Front Panel Pulse PC Board Assembly resets Digital IF PC Board Assembly through LED Control Register on Front Panel PC Board Assembly. After reset, Digital Signal Processor (DSP) on Digital IF PC Board Assembly controls RDY output to Status Buffer on Front Panel PC Board Assembly. Processor verifies DSP ready status through Status Buffer. #### 19. IF Loop (Background level) Pulse Generator on Front Panel PC Board Assembly activates PULSE and SLSO lines through Driver PC Board Assembly to modulate 30 MHz CW signal on Analog IF PC Board Assembly. CW signal at background level is sent from Analog IF PC Board Assembly to Digital IF PC Board Assembly. DSP on Digital IF PC Board Assembly measures power level. Processor on Front Panel Pulse PC Board Assembly verifies correct level after digital conversion. #### 20. IF Loop (Foreground/SLS ratio) Pulse Generator on Front Panel PC Board Assembly activates $\overline{PULSE}$ , $\overline{SLSO}$ and $\overline{SLS1}$ lines through Driver PC Board Assembly to modulate 30 MHz CW signal on Analog IF PC Board Assembly. CW signal at foreground level (MTL+4 dB) is sent from Analog IF PC Board Assembly to Digital IF PC Board Assembly. DSP on Digital IF PC Board Assembly measures power level. Process repeats with $\overline{SLSO}$ and $\overline{SLS1}$ lines deactivated to send CW at SLS level (MTL-5 dB). DSP measures power level. Processor on Front Panel Pulse PC Board Assembly checks for 9 dB difference by verifying ratio of foreground level to SLS level is 3 ( $\pm 1$ ). #### 21. IF Loop (valid DSP measuring) LO is turned Off, disabling CW signal on Analog IF PC Board Assembly. Processor on Front Panel Pulse PC Board Assembly verifies DSP does not measure noise floor as a valid signal. #### D. Module Theory of Operation #### (1) Power Supply The Power Supply consists of two major assemblies: Line Supply Assembly Power Supply Assembly #### (a) Line Supply Assembly The Line Supply Assembly is an ac to dc converter containing a power transformer, bridge rectifier and filter. The AC PWR Connector (J10050) (7) on the Front Panel Assembly is connected to the Line Supply Assembly through P33049A. Transformer T33001 has two primary windings connected in parallel when 115 VAC is selected by double pole, double throw Switch S15001. The two primary windings are connected in series if 230 VAC is selected. The secondary winding of T33001 is connected to a full wave rectifier BR33001 mounted on the side panel heat sink. Unregulated voltage from BR33001 is applied to the crowbar circuit (over-voltage protection), filtered by C33003 and sent through P33049B to the Power Supply Assembly. The crowbar circuit includes CR15001, CR15002, R15001, R15002 and Q15001. If voltage becomes excessive, Q15001 turns on, effectively shorting the bridge output and disabling Fuse F12001. F12001 opens when the line reaches approximately 160 VAC (115 VAC operation) or 320 VAC (230 VAC operation). #### (b) Power Supply Assembly (Refer to 2-2-1, Figure 2.) #### 1 Battery Charger The Battery Charger operates on 15 to 22 V source from the Line Supply Assembly through P23047. The CHARGE Indicator (1) illuminates red when charging and green when battery is more than 80% charged. The CHARGE Indicator (1) is Off when no ac power is applied or the ATC-601 is operating. The Battery Charger requires Test Set power Off and a partially charged battery to initialize. With no battery, the Battery Charger is inoperable. If ATC-601 power is On (DISPLAY [14] is illuminated and screen is shown), the Battery Charger is disabled. When ac power is first applied with Test Set power Off, the Battery Charger provides constant current to the battery. When the battery achieves a 75% charge, voltage across the battery rises rapidly and the Battery Charger switches to voltage regulation mode (at $\approx 14.2 \text{ V}$ ). 8101002 Power Supply Assembly Block Diagram Figure 2 The 15 V source voltage is applied to the Power Supply Assembly at P23047-8 and P23047-15. Input to the switching section goes through a low-pass filter (C14032, L14006, C14023 and C14038) to Converter/Transformer T14001. Output of T14001 is rectified by CR14003 and filtered by C14001, providing the battery voltage at J11048-1. CR14015 and CR14014 provide back-up voltage separation between the battery, Battery Charger and Output Supply. The battery is grounded through Current Sense Resistor R14001. Regulator U14001 operates on three inputs. The peak current on FET Q23002 is fed back to the Current Sense input (U14001-7). The battery charge voltage is fed back and sensed across a voltage divider (R14003, R14080 and R14007). R14007 (ADJ BATT CHARGER VOLTAGE) adjusts the operating float voltage (14.2 Vdc with charged battery). The charging current sensed at R14001 sets up the reference voltage formed across diodes CR14001 and CR14002. Thermistor RT14001 controls bias current on CR14001 and CR14002. The reference input to U14001-1 is a function of temperature and establishes trickle charge control between 0° C and 70° C. R14073 (GAIN ADJ) controls excess voltage. The pulse output (U14001-13) controls Gate Drivers Q14001 and Q14002. Q14001 and Q14002 drive the Transformer T14001 through Q23002. The ac voltage at T14001 (E14004) is rectified by CR14011 and C14026. Rectified voltage feeds constant current source Q14015. Q14015 provides ≈20 mA to the CHARGE Indicator (1) through P12001-3. When the line from Q14015 is sourcing current, the CHARGE Indicator (1) is red. When Q14013 and Q14014 are turned on, Q14015 shuts off and sink current through CR14010 causes the CHARGE Indicator (1) to illuminate green. Three conditions must be met to obtain a green indication on the CHARGE Indicator (1): - Charging current (<≈400 mA) is sensed by U14006C.</li> - Regulator U14001 is in voltage regulation mode when the compensation output (TP14001) is <≈4 V. The compensation output is sensed by U14006D. - Regulator U14001 produces enough power to trickle charge the battery when the compensation output (TP14003) is >≈2 V. This indicates a battery is connected and the battery has no open cells. The compensation output is sensed by U14006B. #### 2 Output Supply The Output Supply is dependent upon the battery line for the input power. Input voltage to the Output Supply varies with the charge level of the battery. The Output Supply provides operating voltages for the Test Set and is controlled by the POWER Key (11). The Battery Charger is switched Off when the Output Supply is operating. The POWER Key (11) is connected to P12001-1. A switch closure to ground at R14017 turns Q14017 On momentarily, clocking J-K Flip-Flop U14002B connected as a one-shot. At switch closure, U14002B-2 produces a single 100 ms pulse, set by R14019 and discharge time of C24010. The trailing edge of the pulse (going positive) clocks J-K Flip-Flop U14002A. When toggled On, U14002A-15 goes high turning On the Output Supply and U14002A-14 goes low activating SHUTDOWN line to turn Off the Battery Charger. The high at U14002A-15 activates Q14004, Q14005 and Q14006. Q14006 drives the Regulator U14003. Q14005 drives the low voltage sensing circuit. U14003 regulates using three inputs. Current limit control through FET Q23001 is sensed at U14003-6. The +5 V feedback voltage is set by R14074 and sensed at U14003-1. Feedback current through R14025 sets the negative error sensing input at U14003-2. The pulse output (U14003-13) controls Gate Drivers Q14007 and Q14008 which drive the Transformer T14002 through Q23001. Two outputs from T14002 are rectified, filtered and regulated to provide +12 and -12 Vdc. The other output is rectified and filtered to provide +5 Vdc, regulated by U14003. The battery voltage is sensed through Q14005 across Voltage Divider R14062, R14060 and R14061. When the battery voltage drops below a threshold determined by temperature (≈+11.3 V at 25° C), U14008C drives a low level through R14068 to the Front Panel Pulse PC Board Assembly causing two blocks to appear on the DISPLAY (14) in the lower left corner (low power indication) and the Battery Test portion of the Self Test to fail. As the battery voltage drops further (to ≈+10.4 V at 25° C), Comparator U14008B senses the low voltage and a high level output activates Q14012. U14002A resets and shuts off the Output Supply. If the Keypad is inactive for ≈15 minutes during operation, Power Disable (PWRDIS) line from the Front Panel Pulse PC Board goes high to Comparator U14008A-6. The high level output causes U14002A to reset and shut off the Output Supply. (2) Digital IF PC Board Assembly (Refer to 2-2-1, Figure 3.) The Digital IF PC Board Assembly consists of: Receive IF Digitizer Digital Signal Processor (DSP) Off Board Communication +5 to -5 V Converter The Digital IF PC Board Assembly changes the incoming reply signals from analog to digital and accurately calculates power, frequency, pulse spacing, pulse width, pulse amplitude and reply delay. The Receive IF splits the signal in two and provides a complex representation of the original reply signal. The analog signals are converted to digital by the Digitizer and stored into memory. The DSP conducts calculations with the digital information and provides the results to the Front Panel Pulse PC Board Assembly through Off Board Communication. The +5 to -5 V Converter provides the necessary voltage to operate the Digital IF PC Board Assembly. 8101010 Digital IF PC Board Assembly Block Diagram Figure 3 #### (a) Receive IF The 30 MHz signal from the Analog IF Assembly, verified at TP26017, goes through a 6 dB resistive splitter (R26032, R26033 and R26034) providing two signals while maintaining 12.8 MHz of bandwidth. Delay equalizers cause a 90° phase difference between the two signals to provide a sine and cosine representation of the received IF signal. Delay equalizers are first order constant-resistance time-domain circuits. One delay equalizer (L26001-L26004, C26057-C27060 and R26011) provides the in phase (I) signal. The other delay equalizer (L26005-L26008, C26061-C27066 and R26012) provides the quadrature phase (Q) signal. C26061 and C26063 (\$\phi\$ ADJ) maintain the 90° phase difference between the two signals. R26011 (I LEVEL ADJ) and R26012 (Q LEVEL ADJ) keep amplitude of both signals equal. Transformers (T26001 and T26002) convert I and Q signals from bipolar to polar. High-speed integrating operational amplifiers (U26031 and U26032) provide approximately seven times amplification for an output of 2 VP-P at 30 MHz. The midpoints or zero references ( $\approx$ -1 V) used in the integration process are tapped from resistor networks (R26018, R26017 and R26023, R26024) across the ADC reference voltage ( $\approx$ -2 V). R26017 and R26023 (ADC ZERO) also compensate for temperature drift. Diodes CR26006 and CR26007 protect the ADCs by effectively shorting positive voltages (0.4 V) to ground. The I signal is verified at TP26019 and the Q signal is verified at TP26020. ### (b) Digitizer The Digitizer consists of five main circuits: ADC Reference Flash ADCs RAM Clock Setter Digitizer Control ## 1 ADC Reference The ADC reference provides the -2 V reference voltage for the flash ADCs. CR26002 drops 2.5 V. Low Offset Amplifier U26027 and current gain transistor Q26002 convert the 2.5 V to -2 V. The non-adjustable ADC reference voltage (1.96 to 2.08 V) is present at test point TP26023. The -2 V reference is used by flash ADCs (U26001 and U26002) and Receive IF operational amplifiers (U26031 and U26032). Each flash ADC draws 23 mA nominal, 40 mA maximum, and the operational amplifier circuits use 0.7 mA. The ADC reference circuit supplies a maximum of 300 mA. ## 2 Flash ADCs Flash ADCs U26001 and U26002 convert the input analog signals from the Receive IF to digital 8-bit signed values (twos complement). Input signals are set from -2 to 0 V. Voltages >0 V overflow the ADCs. Digital output values range from 80h (-128 decimal), corresponding to -2 V, to 7fh (+127 decimal), corresponding to 0 V. The 30 MHz digital clock from U26015 controls ADC operation. ## 3 RAM Digitized data is written into four high-speed RAM chips (U26010-U26013) at a 30 MHz rate. Each RAM chip has a 4k by 4 byte capacity. The RAM chips have separate inputs from outputs. Flash ADCs only write into the RAM chips and the DSP (U26003) only reads from the RAM chips. Address lines are shared by the digitizer control circuit and DSP. #### 4 Clock Setter The clock setter converts the 60 MHz sine wave from the Analog IF Assembly into a 30 MHz TTL clock with a 33% duty cycle. Refer to 2-2-1, Figure 4 for the clock setter timing diagram. Transistor Q26001, inverting Schmitt triggers (U26023A and U26023B) and associated circuitry convert the 60 MHz input to TTL. D Flip-Flop U26024A divides the signal by two and the 30 MHz output provides both inputs to NAND Gate U26025A. Because DL26001 delays one input by 5 ns, U26025A has a 67% duty clock output. After being inverted by NAND Gate U26025B, the 30 MHz TTL clock has a high time of 10.67 to 12.67 ns. The clock setter output is verified at TP26022. 8114008 Clock Setter Timing Diagram Figure 4 # 5 Digitizer Control The digitizer control circuit consists of a Programmable Array Logic (PAL) circuit (U26015), three binary counters (U26017, U26018 and U26019), two flip-flops (U26020 and U26028) and two address register buffers (U26021 and U26022). U26015 directs digitizing of data into RAM and reading of data out of RAM. Refer to 2-2-1, Table 2 for description of U26015 inputs and outputs. Refer to Appendix D for PAL equations and Appendix E for timing diagrams. | FLOW | U26015<br>PINS | NAME | DESCRIPTION | | | |--------|----------------|--------------------|---------------------------------------------------------------------------------------------------------------|--|--| | Input | 1 and 2 | CLK | 30 MHz TTL clock with 33% duty cycle from clock setter | | | | Input | 3 | DS | Data Select signal from DSP is high unless made low (active) for communicating to external data memory (DPR). | | | | Input | 4 | STRB | Strobe signal from DSP is high unless made low (active) to indicate external bus cycle. | | | | Input | 5, 6 and<br>7 | A0, A14<br>and A15 | Address lines from DSP | | | | Input | 8 | TRIG | Inverted trigger from Front Panel Pulse PC Board indicates start of process. | | | | Input | 9 | RCO | Ripple Count Out from binary counters indicates end of digitizing the data. | | | | Output | 12 | DIG CLK | Digitizer Clock | | | | Output | 13 | LOWB | Low Byte selects Line Driver U26026 to keep data lines (D0-D7) low during RAM read. | | | | Output | 15 | ENA | Enable Address activates two address register buffers (U26021 and U26022) connecting DSP to digitizing RAM. | | | | Output | 16 | DRDY | Low Data Ready signal indicates digitizing RAM is ready for DSP to read. | | | | Output | 17 | RAM WR | RAM Write controls RAM access (low for ADCs writing to RAM and high for DSP reading from RAM). | | | | Output | 18 | RAMQ | Enables Q digitizer RAM. | | | | Output | 19 | RAMI | Enables I digitizer RAM. | | | Digitizer PAL Inputs and Outputs Table 2 ## Digitizing sequence is: STEP #### **ACTION** - 1. U26023C inverts high TRIG output from Front Panel Pulse PC Board Assembly to low, resetting Binary Counters U26017, U26018 and U26019. - 2. On the first rising edge of the clock pulse after TRIG goes low: - RAM WR goes low to enable the ADCs to write to RAM. - ENA goes high to disable DSP addressing. - DRDY goes high indicating data is not ready for DSP to read. - 3. RAM WR going low enables Flip-Flops U26020 and U26028 to address RAM by latching address lines to the output of Binary Counters U26017, U26018 and U26019. - 4. DIG CLK, RAMI and RAMQ become synchronous with CLK on the first falling edge of the clock pulse after RAM WR goes low. - TRIG returns to high and the binary counters start counting on the first rising edge of DIG CLK. Binary Counters U26017, U26018 and U26019 are cascaded together to provide a count from 0 to 4095 (the capacity of the digitizer RAM chips). - 6. With each DIG CLK count, the ADCs convert incoming analog data into another byte. - 7. With each DIG CLK count, the byte of converted data from the prior clock cycle is stored in the next address in RAM, as stepped by the binary counters (U26017, U26018 and U26019) and latched by the flip-flops (U26020 and U26028). - 8. Process continues until the binary counters are full and RCO output U26019-15 goes high. - 9. DIG CLK, RAMI and RAMQ stop synchronous operation with CLK and stay high. - After U26015 internal switching allows ADCs to write last byte of data into RAM, RAM WR goes high setting RAM for DSP to read. - 11. ENA goes low to enable DSP to address digitizing RAM. - 12. DRDY goes low to trigger DSP for reading digitizer RAM. DRDY stays low until a read is done at any digitizer RAM address. - 13. DSP reads RAMQ (quadrature phase data) using an odd address. A15 and A0 are high while A14, DS and STRB are low. - DSP reads RAMI (quadrature phase data) using an even address. A15 is high while A0, A14, DS and STRB are low. # (c) Digital Signal Processor (DSP) U26003 is a TMS320C25 DSP. Two external EPROM chips, U26004 and U26005, provide 8k by 16 bits of ROM containing the program code for U26003. U26003 selects the EPROM chips at addresses from 0 to 3FFFh while the PS (U26003-47) and STRB (U26003-49) lines are both low through OR Gate U26034A. Two external 2k by 8 RAM chips (U26008 and U26009) and internal DSP RAM provide $\approx$ 2.6k by 16 bits of RAM. Interface to external RAM is accomplished with the 16V8A PAL U26016. Addresses from 400 to BFFh with STRB low cause SRCS (U26016-19) to go low, selecting the RAM chips. SROE (read) or SRWE (write) goes low depending on R/W line (U26003-48). Data lines D0-D7 access U26008 and data lines D8-D15 access U26009. External RAM is contiguous to the internal RAM located through 3FFh. RAM is accessed with no wait states. The DSP operates using a 40 MHz clock provided by U26035. Inverting Schmitt Trigger U26036A converts clock output to TTL. In operation, the DSP performs calculations, controlled by ROM, on the data in digitizer RAM. Results are stored in RAM available to the DSP. After reading the digitizer RAM chips, the DSP performs mathematical operations to determine: - Position of any pulse - Width of any pulse - Rise time of any pulse - Power of any pulse - Difference in power between pulses - Frequency of the IF - Phase changes in the IF #### (d) Off Board Communication Off Board Communication is accomplished with PAL U26016 and Dual Port RAM (DPR) U26007. Communication is initiated when the RDY line (P26006-A7) is high indicating the Digital IF PC Board Assembly is ready to communicate. The RDY line is reset at power-up or when system is reset by the Front Panel Pulse PC Board Assembly. IS, STRB and R/W goes low to U26016 causing RDYCS to go low. RDYCS clocks D Flip-Flop U26024B and a high on data line D0 sets the RDY line high. The DSP accesses the DPR at addresses C000 to C3FFh through the PAL. When DS is low with A14 and A15 high (valid DPR address), a high (U26016-15) is sent to J-K Flip-Flop U26029A to add a wait state. On the falling edge of CLK2, U26029A output goes high to U26016-5, setting READY high. When a valid address other than a DPR address is accessed, READY line is set high without a wait state. Refer to wait state timing diagrams in Appendix E. When the DPR is accessed by the Front Panel Pulse PC Board Assembly, the BUSY line from the DPR (U26007-3) goes low causing the READY line to remain low. ## (e) +5 V to -5 V Converter The +5 V to -5 V Converter is a pulse width modulated circuit consisting of a relaxation oscillator, Transistor Q26004, Switcher Pass Device Q26005, Clamp Diode CR26005 and associated filtering components. The relaxation oscillator consists of Comparator U26037, Voltage Divider R26036 and R26037, Resistor R26039 and Capacitor C26079. R26039 and C26079 provide the time constant, setting the oscillation frequency. The voltage divider sets the voltage limitations of the oscillator (centered around +5 V). Comparator U26037 sends a pulse output to control Q26005. The pulse ( $\approx 10$ V) is based on the input from Transistor Q26004 and the voltage divider. Transistor Q26004 works as differential amplifier and provides feedback current to modulate duty cycle offset by R26038. R26040 and R26041 provide feedback voltage (≈-0.7 V) on emitter of Q26004. R26041 (-5V ADJ) sets level of feedback necessary to maintain the -5 V output. Diodes CR26003 and CR26004 compensate for voltage drop across the base to emitter of Q26004. C26080 provides lead compensation to dampen feedback loop ringing caused by the delay from input to output. The pulse output from Comparator U26037 causes current to flow through Q26005 $\approx$ 50% of the time. The other part of the time current flows through CR26005. The voltage drop across CR26005 goes from +0.5 to -10 V during the duty cycle averaging out to -5 V. C26081 provides a dc block between the modulating circuit and the output. L26009 and L26010 provide filtering and modulation allowance. (3) Front Panel Pulse PC Board Assembly (Refer to 2-2-1, Figure 5.) The Front Panel Pulse PC Board Assembly consists of: Processor Pulse Generator Reply Decoder Display Control Keypad Interface RS-232 Interface Attenuator Control Oscillator Compensation Analog-to-Digital Converter Status Buffer LED Control Register Digital IF PC Board Assembly Interface The Front Panel Pulse PC Board Assembly controls the general operation of the ATC-601 Test Set by providing an interface to the user, generating interrogations, decoding replies and controlling both the Digital IF PC Board and RF Assemblies. Front Panel Pulse PC Board Assembly Block Diagram Figure 5 #### (a) Processor The Processor has four major components: Microprocessor U27001, two 64k ROMs (U27012, U27013) and 32k non-volatile SRAM U27017. U27001, a multi-functional 80188 microprocessor, receives instruction data from the two 64k ROMs and carries out assignments as instructed. U27001 uses 11 chip selects. Refer to 2-2-1, Table 3 for chip select definition. Chip select lines are active low. SRAM U27017 has internal battery back-up to prevent loss of memory. | | | | _ | |-------------|------|------------------------------------------|--------------| | CHIP SELECT | LINE | SELECTION | ADDRESSES | | Upper | ucs | 64k ROM (U27012) | F0000-FFFFFh | | Lower | LCS | 32k SRAM (U27017) | 00000-08000h | | Mid-Range | MCS0 | Digital IF PC Board<br>Assembly (U26007) | C0000-CFFFFh | | | MCST | Pulse Generator (U27022) | D0000-DFFFFh | | | MCS2 | 64k ROM (U27013) | E0000-EFFFFh | | Peripheral | PCS0 | Control Decoder (U27008) | 400-47Xh | | | PCS1 | RS-232 Interface (U27030) | 480-487h | | | PCS2 | Keypad Interface (U27027) | 500h | | | PCS3 | Control Decoder (U27037) | 580-5FXh | | | PCS4 | Control Decoder (U27036) | 600-67Xh | | | PCS5 | LCD Controller (U27048) | 680-681h | # Microprocessor U27001 Chip Selects Table 3 Instruction sequence is: STEP ACTION - 1. Address latch enable (BALE) line (U27001-61) to Transparent Latch U27010 goes high, allowing U27001 to set address where data is to be received through data lines to U27010. - When address is valid, BALE goes low, causing lower 8 bits of address to be latched onto U27010 address lines. Lower Address Latch U27010 allows U27001 to receive data on data lines without changing address selected. STEP #### **ACTION** - 3. $\overline{\text{UCS}}$ line (U27001-34) is low to enable U27012. Read ( $\overline{\text{RD}}$ ) line (U27001-62) goes low to enable data byte at address selected (initial address is FFFF0) to be sent to U27001. - 4. Data is processed and instruction is carried out in same fashion. BALE goes high, chip is selected, valid address is latched and data is read from or written to address. Write (WR) line (U27001-63), goes low and RD line stays high when sending data to an address. U27001 also provides Direct Memory Access (DMA) capabilities for Reply Decoder U27044. DRQ0 (U27001-18) and DRQ1 (U27001-19) lines set up DMA, allowing a direct read or write to memory. DMA sequence is: #### STEP #### **ACTION** - DRQ0 (from Reply Decoder [U27044-A9], ATCRBS Decoder) or DRQ1 (from Reply Decoder [U27044-B9], Mode S Decoder) goes high (DMA request). - 2. U27001 finishes current instruction or bus cycle. - 3. DMA takes control and programmed action is initiated. There are four interrupt lines used on U27001. INTO (U27001-45) goes high from U27030, informing U27001, a transmit or receive action is required at the RS-232 Interface. INT1 (U27001-44) is high when activated by Keypad operation. Pressing any key generates an interrupt. INT2 (U27001-42) is activated by Pulse Generator U27022 and INT3 is controlled by Reply Decoder U27044. U27001 operates using an external 20 MHz clock source. D Flip-Flop U27007B divides 40 MHz Oscillator G27001 output by two. The 20 MHz clock is fed into U27001-59. U27001 divides the 20 MHz by two, providing the 10 MHz Clock used internally and sent out on CLKO line U27001-56. Two internal timer circuits are utilized by the Processor. Timer 1 is used to measure distance between PULSE and DPSK pulses during the Pulse Wrap portion of the Self Test. These pulses are generated by the Pulse Generator. A single output pulse is programmed in Video RAM for each signal. The two pulses are then combined into a set-reset type circuit located in the Pulse Generator, Logic Cell Array (LCA) U27022, and fed to Timer 1 for measurement. Timer 2 provides an internal 4.255 ms interrupt used for interrogation intervals. A reset circuit consisting of Supervisor U27018, Q27001 and associated components provide a delay after power-up or brown-out. The delay ( $\approx 15$ ms) allows the +5 V from the Power Supply Assembly and 40 MHz Oscillator G27001 to stabilize. Reset is activated manually through S27001 (low ground to U27018-2) or automatically if the +5 V sensed at U27018-7 drops below approximately 4.55 V. U27018 output initiates Logic Cell Array (LCA) programming. The low at U27018-5 is sent to the Reply Decoder and Pulse Generator. The high at U27018-6 activates Q27001 allowing the low ground at the emitter to be felt on the D/PN line (reset to U27001). The LCA components, Pulse Generator U27022 and Reply Decoder U27044, hold the D/PN line low until programming is complete. U27001 resets and sends out another reset (U27001-57) to other logic components on the Front Panel Pulse PC Board Assembly and Digital IF PC Board Assembly. Reset output is maintained until the +5 V line reaches $\approx 4.7$ V. Refer to Appendix E for reset timing diagram. A Power Disable circuit saves on battery power when the Keypad is inactive. U27001 monitors Keypad activity and if no key is pressed for approximately 15 minutes, D Flip-Flop U27007A is accessed with PCS0+1Xh through U27008 and a low is sent on D0 causing PWRDIS to go high to the Power Supply Assembly. The comparator on the Power Supply Assembly resets the flip-flop and disables the Output Supply, switching off the power. PWRDIS returns to low upon power-up or after reset. #### (b) Pulse Generator The Pulse Generator section of the Front Panel Pulse PC Board Assembly consists of programmable LCA U27022, Video RAM chips U27023 and U27024, Serial Access Memory (SAM) Counter Reset U27006, Buffer/Driver U27004, Multiplexers (MUX) U27015 and U27016, Delay DL27001, Schmitt Trigger Inverter U27025A, Control Decoder U27008 and PROM U27003. The Video RAM chips are dual port with random access available to U27001 and serial access to U27022. U27001 reads and writes to the Video RAM chips with access controlled through U27022. Video RAM chips U27023 and U27024 are accessed when MCS1, BALE and either WR or RD are activated. Addresses are selected using Multiplexers U27015 and U27016. When RAS goes low, the select line to U27015 and U27016 stays high because the output at U27022-43, changing to high (inverted low by U11025A) when RAS goes low, is delayed 10 ns through DL27001. This allows A8 through A15 to be latched to the Video RAM chips, selecting the row address. After the delay, the multiplexers with the select line low are set to latch A0 through A8 to the Video RAM chips, selecting the column address when CAS goes low. DT/OE goes low for a read operation or RWR goes low for a write operation. Serial access by U27022 is a read only function. The Video RAM chips transfer rows (256 bytes/row) of data into internal serial access registers. Data is sent from the registers to U27022, one byte each clock count. Serialized data is sent out from U27022 with each bit line connected to a specific output according to 2-2-1, Table 4. | VIDEO RAM | PIN NO | U27022 | PIN NO | |-----------|--------|--------|--------| | VS0 | 24 | BPULSE | 28 | | VS1 | 29 | BSLS0 | 30 | | VS2 | 31 | BDPSK | 32 | | VS3 | 33 | BTRIG | 34 | | VS4 | 36 | BSYNC | 37 | | VS6 | 38 | BSLS1 | 39 | #### Pulse Generator Serialized Data Output Table 4 Refer to 2-2-1, Figure 6. Pulse Generator serial sequence is: | CTED | ACTION | |------|--------| | STEP | ACTION | | | | Figure 6 - 1. U27001 programs pulses into the Video RAM chips, as directed by ROM and initiated by the Keypad. - 2. U27001 programs a stop byte (10010000) into an address XXFEh (255th byte) corresponding to the desired row to end on. - 3. U27001 programs 256 bytes of cleared memory (00h). - 4. U27001 programs the starting address using the STADD line (PCS0+2Xh) through U27008 for access. #### STEP #### **ACTION** - 5. U27001, through U27008 (PCS0+4Xh), sends a low on the START line to U27022 initiating the start of data transfers and setting the internal counter to 191h. - 6. After the 215th byte of cleared memory, U27022 HOLD output (pin 53) goes high to request access to the address lines from U27001. - 7. HLDA input (pin 20) goes high informing U27022 that U27001 relinquishes address line control. - 8. After 247 bytes, $\overline{\text{DT}}/\text{OE}$ goes low to set up the Video RAM chips for a data transfer to the serial access registers. - 9. RAS goes low on the next clock count. Row address, determined by the programmed starting address, is selected. - 10. CAS goes low on the following clock count and a zero address from U27006 (enabled by U27022) causes the data transfer to start at address zero in the serial access registers. - 11. After 255 bytes of cleared memory is shifted out of the serial access registers, DT/OE goes high, triggered by internal counter in U27022. U27022 internal counter tracks 256 clock counts. - 12. Data transfer occurs. 256 new bytes from the selected row are loaded into the serial access registers. - 13. Each data transfer is followed by a CAS before RAS refresh. **NOTE**: When no data transfers are occurring, refresh still takes place every 12.8 μs. - 14. With each 50 ns (20 MHz) clock count, one byte (one bit for each output) is shifted out of the serial access registers to U27022. - 15. Data transfer is repeated every 12.8 µs with each successive row as stepped by internal counter in U27022. New rows are transferred and sent out until the programmed stop byte is encountered. After the stop byte, the last row is transferred and continually shifted out of the serial access registers until the next transfer. NOTE: The last row transferred is usually the 256 bytes of cleared memory. For CW transmissions, the last row contains all ones. 16. The stop byte also initiates an interrupt (INT2) to U27001. NOTE: If another interrupt is received during operation, Microprocessor U27001 manually stops Pulse Generator operation by activating the STOP line (PCS0+3Xh). Buffer/Driver U27004 is used to isolate and boost signals off the Front Panel Pulse PC Board Assembly. Buffer U27014D drives the External DPSK Out signal out of the Test Set through the Motherboard PC Board Assembly and COMM Connector (3). Configuration PROM U27003 stores information for reprogramming U27022 on power-up. External PULSE, External DPSK and External SYNC from the COMM Connector (3), when connected, are isolated and converted to TTL before entering the Pulse Generator. ### (c) Reply Decoder Reply Decoder U27044 is a programmable LCA component with more functional capacity than the Pulse Generator. Two independently operating decoders, one each for Mode S and ATCRBS, are incorporated into U27044. The programmed internal operation allows for two operating modes, solicited and monitor (receive all). In solicited mode, the Reply Decoder looks for a reply after receiving a trigger input (U27044-P10) from Pulse Generator U27022. U27022 sends the trigger indicating an interrogation is being transmitted and a reply is expected. Replies are received within 12.8 $\mu s$ for Mode S and 6.4 $\mu s$ for ATCRBS, as verified by the Reply Decoder, to be counted as valid. In monitor mode, the Reply Decoder looks for all incoming replies and the trigger input is ignored. When valid replies are received (U27044-P9), the Reply Decoder transfers data to RAM using DMA. Mode S data is transferred by DMA channel #1 (DRQ1) and ATCRBS data is transferred by DMA channel #0 (DRQ0). Reply Decoder is controlled through an internal control register setup by U27001. Refer to 2-2-1, Table 5 for control register bit definition. Control register sequence is: #### **STEP** #### **ACTION** - 1. PCS4+60h through U27036 causes ENDEC (U27044-P11) to go low. - 2. WR (U27044-P12) goes low. - 3. Data is written to U27044 (A13, B13, C13, D13, A12, B12, C12 and D12) setting the control register. #### Mode S sequence is: ## STEP #### **ACTION** - 1. If in solicited mode, BTRIG is sent from U27022-34 to U27044-P10. - 2. U27044 looks for a reply on VIDEO (U27044-P9), inverted by U27051A. If solicited, the start of reply must be received within 12.8 μs of BTRIG signal to be valid. - 3. Mode S reply decoder verifies detected reply contains Mode S preamble. BEGIN (U27044-G1) goes high when detected preamble is valid and control register D2 is high. - 4. Mode S reply message is received and DMA1 is activated through DRQ1 (U27044-B9) going high. | BIT# | DEFINITION | SETTING | RESULT | |------|-----------------------|---------|-----------------------------------------------------------------------------------------------------| | D0 | Mode S Function Reset | 0 | Normal operation | | | | 1 | Mode S decoder is reset. All incoming replies and triggers are ignored. DMA line (DRQ1) is cleared. | | D1 | Mode S Receive All | 0 | Solicited Mode (12.8 μs reply delay window) | | | | 1 | Monitor Mode (Receive All) | | D2 | Mode S External | 0 | BEGIN line disabled | | | Trigger Enable | 1 | Valid preamble sets<br>BEGIN line to high (1). | | D3 | Not Used | | | | D4 | ATCRBS Function Reset | 0 | Normal operation | | | | 1 | ATCRBS decoder is reset. All incoming replies and triggers are ignored. DMA line (DRQ0) is cleared. | | D5 | ATCRBS Receive All | 0 | Solicited Mode (6.4 µs reply delay window) | | | | 1 | Monitor Mode (Receive All) | | D6 | Not Used | | | | D7 | Video Invert | 0 | Incoming VIDEO not inverted (Self Test) | | | | 1 | Incoming VIDEO inverted (normal operation) | # Reply Decoder Control Register Bit Definition Table 5 ## STEP # **ACTION** - 5. PCS4+61h causes ENDEC (U27044-P11) to go low and A0 (U27044-N7) to go high, selecting Mode S reply decoder. - 6. RD (U27044-P13) goes low. - 7. Mode S message is transferred as it is received, one byte at a time, from U27044 (A13, B13, C13, D13, A12, B12, C12 and D12) to RAM Chip U27017. Refer to 2-2-1, Table 6 for reply data byte formation. STEP ## **ACTION** - 8. U27044 verifies message length and presence of message bits, setting Mode S status register byte accordingly. The Mode S status register byte uses two bits. The first bit (D0) indicates valid reply status. A low (0) indicates invalid reply data or a high (1) indicates valid reply data is received. Bit D1 shows the solicited reply status. A low (0) indicates unsolicited reply and a high (1) indicates reply, being within the reply delay window, is a valid reply responding to the interrogation. Bits D2 through D7 are not used. - When all data is transferred and last DMA request goes high for transfer of Mode S status register byte, INT3 (U27044-C9) goes high to U27022. - 10. Mode S status register is transferred, control register is written to for Mode S reset (PCS4+60h-D0) and interrupt is cleared at PCS4+63h. #### ATCRBS sequence is: #### STEP #### **ACTION** - 1. If in solicited mode, BTRIG is sent from U27022-34 to U27044-P10. - 2. U27044 looks for a reply on VIDEO (U27044-P9), inverted by U27051A. If solicited, reply must be received within 6.4 $\mu s$ of BTRIG signal, to be valid. ATCRBS status register solicited reply status bit D0 is set. A low (0) indicates unsolicited reply or a high (1) indicates reply, being within the reply delay window, is a valid reply responding to the interrogation. **NOTE:** Bits D1 through D7 are not used by ATCRBS status register byte. - 3. ATCRBS reply decoder verifies detected reply contains correctly positioned F<sub>1</sub> and F<sub>2</sub> pulses. - 4. DMA0 is activated through DRQ0 (U27044-A9) going high. - 5. PCS4+62h causes ENDEC (U27044-P11) to go low, A0 (U27044-N7) and A1 (U27044-N6) to go high, selecting ATCRBS reply decoder. - 6. RD (U27044-P13) goes low. - 7. When complete ATCRBS reply is received, reply data is transferred, one byte at a time, from U27044 (A6, B6, C6, D6, A5, B5, C5 and D5) to RAM U27017. Refer to 2-2-1, Table 6 for reply data byte formation. - 8. When all data is transferred and last DMA request goes high for transfer of ATCRBS status register byte, INT3 (U27044-C9) goes high to U27022 only if in monitor (JTB27001 jumper installed). STEP #### **ACTION** ATCRBS status register is transferred, control register is written to for ATCRBS reset (PCS4+60h-D4) and interrupt is cleared at PCS4+63h. | MODE | TRANSFER<br>ORDER | - | | E | BIT NU | MBER | | | | |--------------------|-------------------|-----|-------|--------|--------|---------|----------|-----|-----| | | BYTE # | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Mode S | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | 2 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | 3 | 17 | 18 | 19 | 20 | 21. | | | | | (Short<br>Message) | 7 | | | . 51 | 52 | 53 | 54 | 55 | 56 | | or | 8 | | | . Mode | S sta | tus reg | ister . | | | | | 14 | | | . 107 | 108 | 109 | 110 | 111 | 112 | | (Long<br>Message) | 15 | | | . Mode | S sta | tus reg | ister . | | | | ATCRBS | 1 (HIGH) | SPI | Null2 | Null1 | Х | A4 | A2 | Α1 | В4 | | | 2 (LOW) | B2 | В1 | C4 | C2 | C1 | D4 | D2 | D1 | | | 3 | | | . ATCR | BS sta | atus re | gister . | | | Reply Data Byte Information Table 6 # (d) Display Control Three separate circuits make up the Display Control. The Liquid Crystal Display (LCD) Data Control circuit controls the information entered onto the DISPLAY (14). The Contrast Control and Backlight Control circuits use Digital-to-Analog Converters (DACs) to adjust physical characteristics of the LCD. # 1 LCD Data Control LCD Data Control is accomplished with a 500 kHz Clock, LCD Controller U27048, LCD Control PAL U27029 and Display RAM U27049. Refer to 2-2-1, Figure 7 for 500 kHz Clock timing. Counter U27039 divides the 10 MHz clock input by 10 (NAND Gate U27011C resets U27039 on each nine count). The 1 MHz output clocks D Flip-Flop U27007B, configured to change state with each clock, providing a 500 kHz clock with a 50% duty cycle. The 500 kHz clock is verified at test point TP27004. 500 kHz Clock Timing Diagram Figure 7 LCD Controller U27048, an HD61830 Graphic Display Controller operating in the character mode, acts as a memory mapped device to the Processor. U27001 reads from and writes to U27048 on a byte wide basis. U27001 selects U27048 by activating PCS5, accessing the data register at address X0h (RS input U27048-18 low) and the instruction register at address X1h (RS input U27048-18 high). U27048 has six outputs to the LCD. D1 is the serial data output for the upper half of the screen and D2 is the serial data output for the lower half of the screen. FLM is the frame signal for display synchronization. CL1 is the display data latch signal for LCD drivers and CL2 is the display data shift clock for LCD drivers. M converts the LCD driving signal to an ac waveform. PAL U27029 inserts wait states in the processor bus cycle. Refer to Appendix D for PAL equations. U27029 also generates the Enable (U27048-16) and Read/Write (U27048-17) signals for U27048. Wait states, inserted before the ARDY line to U27001 goes low, are required because LCD Controller U27048 operates slower than the microprocessor. Refer to Appendix E for timing diagrams. Display RAM U27049 stores pixel data (character codes) for U27048 and is accessed by U27001 through U27048. ## 2 Contrast Control Contrast Control is based on the input voltage obtained from CR22001 on the Analog IF PC Board Assembly. Ambient temperature conditions are sensed by CR22001 and the resulting voltage (2.73 V at 0° C, changes 33.94 mV/°C) is sent through a differential amplifier U27034C to the ADC (U27045-1). Refer to 2-2-1D(3)(i) for ADC operation. The information sent from U27045 causes U27001 to send adjustment data to DAC U27032, selected by $\overline{\text{ENCON}}$ ( $\overline{\text{PCS4}}$ +1Xh through U27036) going low. U27032 provides a bipolar output of -5 to +5 V, used to control the contrast on the LCD. The -5.1 V, used in powering the LCD, is provided by the voltage drop across Zener Diode CR27011. #### 3 Backlight Control Backlight Control is based on the input voltage obtained from R13001 on the Front Panel LED PC Board Assembly. Ambient light conditions are sensed by R13001 and the resulting voltage drop is applied to the ADC (U27045-26). Refer to 2-2-1D(3)(i) for ADC operation. Information sent from U27045 causes U27001 to send adjustment data to DAC U27033, selected by ENBLT (PCS4+0Xh through U27036) going low. U27033 provides a corresponding voltage output through Driver U27034A with Q27005 to drive Inverter Supply U27035. U27035 provides the increased voltage levels necessary to run the backlight. Capacitors C27082 and C27083 provide noise suppression in the operational amplifier feedback circuit. Zener Diodes CR27016 and CR27017 are clamped to ground to protect circuit if backlight is not connected. ## (e) Keypad Interface Keypad Interface consists of Buffer/Latch U27027, NAND Gate U27011B, resistors, transistors and diodes. U27027 is selected by U27001 with PCS2. Keypad data, activated when low, is defined in 2-2-1, Table 7. When the Keypad is inactive, Resistive Network RN27001 holds the row and column lines to a high impedance. When a key is pressed, a row and column line are connected together. | | COLUMN BIT | | | | | | | |---------------|-----------------------|------------------------|------------------------|--|--|--|--| | ROW BIT | D1 (COL1) | D2 (COL2) | D3 ( <del>COL3</del> ) | | | | | | D4<br>(ROW 1) | AUTO TEST<br>Key (13) | PWR TEST<br>Key (12) | RUN/STOP<br>Key (9) | | | | | | D5<br>(ROW 2) | SETUP Key (4) | SELF TEST<br>Key (6) | SLEW Key<br>(↓) (8) | | | | | | D6<br>(ROW 3) | SELECT Key (1) (10) | SELECT Key<br>(↓) (10) | SLEW Key<br>(1) (8) | | | | | | D7<br>(ROW 4) | Not used | | | | | | | NOTE: D0 is ANT SW from the ANTENNA PUSH BUTTON Switch (21). # Keypad Data Definition Table 7 Keypad Sequence Example is: STEP ACTION 1. Pressing the AUTO TEST Key (13) connects row 1 with column 1. Circuit is closed and current flows. **STEP** #### **ACTION** - 2. Current flowing at the base turns Q27002 on, allowing the low ground on the emitter through the collector and Diode CR27001 to NAND Gate U27011B. The high output sends an interrupt (INT1) to the Microprocessor (U27001-44). - 3. The low through Q27002 is also sent through U27027 when selected by U27001 with PCS2. The low on collector of Q27002 is felt at U27027-4, causing D0 to be read low by U27001 indicating the pressed key is in column 1. The low on the base of Q27002 is felt at U27027-11, causing D4 to be read low indicating the pressed key is in row 1. #### (f) RS-232 Interface RS-232 communications are provided by an INTEL 82510 Universal Asynchronous Receiver-Transmitter (UART U27030). U27030 is selected by U27001 with PCS1+(addresses from X0h to X7h). Driver/Receiver U27028 drives the serially transmitted signal off the Front Panel Pulse PC Board Assembly through P/J25014 to J10053 COMM Connector (3) and buffers incoming handshake and data signals. U27030 generates an interrupt (INT0) when servicing is required. U27001 polls the internal status registers to determine the cause of the interrupt (TXD or RXD). ## (g) Attenuator Control Two DACs having 0 to 10 Vdc outputs control attenuation. U27041, an 8-bit DAC, provides a +5 V reference and ATTEN1 voltage used to set current on the Driver PC Board Assembly for attenuator end line pin diodes on the Attenuator PC Board Assembly. R27041 (+5V REF ADJ) adjusts the +5 V reference, verified at TP27002. U27041 is accessed by U27001 when ENATT1 (PCS4+5Xh through U27036) goes low. U27042, a 12-bit DAC, provides the ATTEN2 voltage used to set current on the Driver PC Board Assembly for attenuator midline pin diodes on the Attenuator PC Board Assembly. U27041 is accessed by U27001 when ENATT2 (PCS4+4Xh through U27036) goes low. Address lines A0-A3 are used to select the data transfer process. Refer to 2-2-1, Table 8. Both output levels are read from ADC U27045. ### (h) Oscillator Compensation Oscillator Compensation is based on the input voltage obtained from CR22001 on the Analog IF PC Board Assembly. R27037 (TEMP COMP ADJ) is adjusted at the factory and used in board level calibrations. Ambient temperature conditions are sensed by CR22001. The resulting voltage (2.73 V at 0° C, changes 33.94 mV/°C) is applied through Differential Amplifier U27034C to ADC U27045-1. Refer to 2-2-1D(3)(i) for ADC operation. Information sent from U27045 causes U27001 to send adjustment data to DAC U27043, selected by ENOSC (PCS4+2Xh through U27036) going low. U27043 provides a 0 to 10 V output. Operational Amplifier U27050 and associated components offset, scale and low-pass filter to achieve the desired +2 to +8 Vdc output. Output level is read from ADC U27045. | ADDRESS | OPERATION | BITS | |---------|-----------------------------------------------------|-----------------| | 4Eh | Load low nibble | D0-D3 | | 4Dh | Load middle nibble | D4-D7 | | 4Ch | Load low byte (optimum method) | D0-D7 | | 4Bh | Load high nibble | D0-D3, D3 = MSB | | 47h | Transfer data | xx | | 43h | Load high nibble and transfer data (optimum method) | D0-D3, D3 = MSB | # Attenuator #2 Operation Selection Table 8 ### (i) Analog-to-Digital Converter ADC U27045 is used for both normal operation and Self Test operation. Refer to 2-2-1, Table 9 for analog input description. ADC sequence is: ## STEP ## **ACTION** - U27001 selects channel address with PCS3+1X through Control Decoder U27037 and, with WR active, through NOR Gate U27038B (ADLTCH). The high output is sent to U27045-22 along with specific lower address (A0-A2), latching the desired channel to the ADC. - 2. The start A/D conversion command is sent using address $\overline{PCS3}+0Xh$ through U27037, and with $\overline{WR}$ active, through NOR Gate U27038C (SOC). The high output is sent to U27045-6. Conversion begins and End of Conversion (EOC) line to Status Buffer U27026 goes low (within 18 $\mu s$ from when start command was issued). - 3. U27001 polls the EOC signal from the Status Buffer and when the conversion is finished ( $\approx$ 48 $\mu$ s), EOC goes high. | INPUT | ADDRESS | DESCRIPTION | |---------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PHOTO RES<br>Channel 0 | PCS3+10h | Voltage across Photo Resistor R13001<br>(Front Panel LED PC Board Assembly),<br>set by ambient light conditions, is used in<br>making Backlight Control adjustments. | | RF DETECT<br>Channel 1 | PCS3+11h | Provides indication if RF carrier is present (Self Test). 2.5 V (±0.125 V) indicates passing status (only active in CW mode). | | Channel 2 | PCS3+12h | Not used | | OSC T RD<br>Channel 3 | PCS3+13h | Voltage across Diode CR19001 (Analog PC Board Assembly), controlled by ambient temperature conditions, is used in making Contrast Control and Oscillator Compensation adjustments. | | LO DETECT RD<br>Channel 4 | PCS3+14h | Local Oscillator Detect (Self Test), Pass-<br>constant level between 0.35 and 3.1 Vdc,<br>Fail-oscillation (at ≈7.5 Hz) or level out-<br>side Pass voltage window (0 to 0.35, 3.1<br>to 4.14 V). | | ATTEN1 BIT<br>Channel 5 | PCS3+15h | Provides level of Attenuator #1 DAC output (DAC output + 2.5 [± 10%]) | | ATTEN2 BIT<br>Channel 6 | PCS3+16h | Provides level of Attenuator #2 DAC output (DAC output + 2.5 [± 10%]) | | OSC COMP BIT<br>Channel 7 | PCS3+17h | Provides oscillator compensation level (DAC output + 2.5 [± 10%]) | # Analog Input to ADC Description Table 9 ## STEP ## **ACTION** 4. Data is read from output Buffer U27046 using address PCS3+2Xh through U27037, and with RD active, through NOR Gate U27038D (DEN). The high output is sent to U27045-9 and through Inverter U27038A to activate U27046. Two data reads are required to receive all 10 bits. Data is sent out in the following fashion: | Data Bit Locations: | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------------|-------|----|----|----|----|----|----|----|----| | First Read: | Bit # | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | | Second Read: | Bit # | 2 | 1 | Х | Х | X | Х | Х | Х | Bit 10 = MSB, Bit 1 = LSB # (j) Status Buffer Status Buffer U27026 enables the current condition of several signals to be read and is accessed with address $\overline{PCS0}+0Xh$ through U27008. Refer to 2-2-1, Table 10. | BIT# | DEFINITION | SETTING | RESULT | |------|---------------------------------------------|---------|--------------------------------------------| | D0 | Current state of INTERR | 0 | LED is Off. | | | LED output from LED<br>Control Register | 1 | LED is On. | | D1 | Current state of REPLY | 0 | LED is Off. | | | LED output from LED<br>Control Register | 1 | LED is On. | | D2 | Conversion status of | 0 | Conversion in progress | | | ADC (EOC) | 1 | Conversion complete | | D3 | Ready status of DSP on | 0 | DSP not ready | | | Digital IF PC Board<br>Assembly | 1 | DSP ready and working | | D4 | Monitor Enable status (JTB27001) | 0 | Enter Monitor (jumper installed) | | | | 1 | Normal operation (jumper not installed) | | D5 | ac Power status<br>(CHARGE LED) | 0 | ac Power connected (Q27008 activated) | | | | 1 | ac Power not connected (Q27008 turned off) | | D6 | Battery Charge Level status (BATTEST) | 0 | Battery ≈70% discharged (≈36 minutes left) | | | | 1 | Battery is charged. | | D7 | Current state of LO | 0 | Local Oscillator is enabled. | | | CONTROL output from<br>LED Control Register | 1 | Local Oscillator is shut down. | # Status Buffer Bit Definition Table 10 ## (k) LED Control Register LED Control Register U27040 controls INTERR Indicator (18), REPLY Indicator (20), Local Oscillator and Digital IF PC Board Assembly reset operation. Refer to 2-2-1, Table 11. U27040 is accessed with address PCS4+3Xh through U27036. | BIT# | DEFINITION | SETTING | RESULT | |-------------|-------------------------|---------|---------------------------------------------------| | D0 | Interrogation LED | 0 | Sets LED ready for turn On | | | (INTERR Indicator [18]) | 1 | Initially Off or turns LED<br>On for timed period | | D1 | Reply LED | 0 | Sets LED ready for turn On | | | (REPLY Indicator [20]) | 1 | Initially Off or turns LED<br>On for timed period | | D2 | LO Control | 0 | Enables Oscillator | | | | 1 | Shuts down Oscillator | | D3 | DSP Reset | 0 | Enables Digital IF PC<br>Board | | | | 1 | Resets Digital IF PC Board | | D4 to<br>D7 | Not used | | | # LED Control Register Bit Definition Table 11 LED bit locations D0 and D1 are set high on power-up. An LED is turned on by writing zero and then one to the respective bit location in the control register. The zero to one transition triggers One-Shot Timer U27047. The high level output from U27047, timed for $\approx$ 62 ms, activates transistor Q27006 or Q27007 turning on the respective indicator. (I) Digital IF PC Board Assembly Access DPR U26007 on the Digital IF PC Board Assembly is accessed using MCS0. Access is controlled by PAL U27029. DIR goes high to activate data lines through Transceiver U27009. MEMR goes low to read DPR or MEMW goes low to write to DPR. (4) RF Assembly (Refer to 2-2-1, Figure 8.) The RF Assembly consists of: SSB Assembly Driver PC Board Assembly Detector Assembly Analog IF Assembly RF Assembly Block Diagram Figure 8 ### (a) SSB Assembly The Single-Sideband (SSB) Assembly provides a two-way conversion between an IF of 30 MHz and an RF of 1030 MHz (transmit) or 1090 MHz (receive). The SSB Assembly consists of the Attenuator PC Board Assembly, LO Source PC Board Assembly and Mixer PC Board Assembly. #### 1 Attenuator PC Board Assembly (Refer to 2-2-1, Figure 9.) Attenuator PC Board Assembly Block Diagram Figure 9 The Attenuator PC Board Assembly provides 0 to 50 dB of variable attenuation for measurement and testing purposes. The Attenuator PC Board Assembly consists of a dual coupler, bandpass filter and pin diode attenuator. Dual Coupler HY31001 provides two RF signals, 15 dB down from the calibrated level at the ANTENNA Connector (J10057) (16). On transmit, one signal drives biased Diode Detector CR31001. CR31001 provides a dc level proportional to RF level and is used for the RF Detect test (Self Test). On receive or transmit, the signal is coupled, 15 dB down, to the RF I/O Connector (J10058) (15) through the Video Detector PC Board Assembly and Power Termination Assembly. Microstrip Bandpass Filter HY31002 rejects signals outside the 300 MHz bandwidth (passes 910 to 1210 MHz signals). The pin diode attenuator consists of four pin diodes (CR31003-CR31006) and associated components. The pin diodes are spaced 1/4 wavelengths apart and act as current controlled resistors. The Driver PC Board Assembly supplies the controlling current. Midline diodes (CR31004 and CR31005) provide most of the attenuation and end line diodes (CR31003 and CR31006) match the circuit. C31013 and C31015 (ATTEN 1060 MHz ADJ) tune out series inductance. ## 2 LO Source PC Board Assembly (Refer to 2-2-1, Figure 10.) LO Source PC Board Assembly Block Diagram Figure 10 The LO Source PC Board Assembly provides a 1060 MHz signal using a Voltage Controlled Oscillator (VCO). The frequency is kept tuned by a Multiplier, Phase Detector, Error Amplifier (Integrator) and Temperature Compensator. The Digitally Controlled Crystal Oscillator (DCXO) from the Analog IF Assembly provides the 10 MHz frequency reference to the Multiplier. The reference signal drives the base of high current amplifier Q24002. Current controller Q24001 uses the regulated +11 V from the Driver PC Board Assembly to bias Q24002. The high level current output from Q24002 drives the multiplying veractor, Snap Diode CR24002. R24049 sets the voltage reference for CR24002. L24002 and C24004 provide impedance matching to increase the multiplying efficiency of CR24002. CR24002 generates 10 MHz spectral lines. C24005 and Z24001 form a Tank Circuit tuned to 1060 MHz, enhancing the 106th harmonic. The signal, monitored at TP16002, is fed into a three-stage linear Buffer amplifier consisting of saturable transistors, Q24003; Q24004 and Q24005. The Buffer amplifier, tuned to 1060 MHz, increases the power of the desired harmonic and drives an input to Phase Detector HY24001. The other HY24001 input is from the Voltage Controlled Oscillator (VCO). Oscillating transistor Q24006, driven with a regulated +11 V from the Driver PC Board Assembly, is matched to the frequency determining element, Resonator Z24013 with Z24024, Z24025, Z24026, C24027, C24028 and C24029. Temperature compensator C24047 and Varactor CR24004 keep the oscillator tuned to 1060 MHz. Power is coupled off the oscillator through Z24014 and is fed through a Buffer amplifier, composed of saturable transistors Q24007, Q24008 and Q24009. The Buffer, also tuned to 1060 MHz, drives the local oscillator input to HY24001. HY24001 and CR24003 form a Phase Detector providing a dc error voltage proportional to the phase difference detected between the VCO and Multiplier inputs. This voltage is filtered by Bandpass Filter C24021, L24006 and C24022 and sent to Integrator U24001. When the output frequency of the VCO is the same as the output frequency of the Multiplier (Reference), the Phase Detector voltage (checked at TP16003) output to U24001 is minimal, causing negative feedback. U24001 and associated circuitry act as a phase-locked loop filter. When the frequencies of the VCO and Multiplier become different, U24001-3 becomes more positive. As the frequencies continue to be different, U24001 becomes a Wien Bridge Oscillator. The ac output is fed to the VCO tuning Varactor CR24004. CR24004 adjusts the resonating frequency, fed to HY24001, until error voltage is reduced down and U24001 becomes a phase-locked loop filter again. R24022 (OFFSET) sets a voltage level compensating for imbalances in the Phase Detector and/or Buffers and R24025 (DEVIATION) sets the ac deviation voltage limit to prevent the VCO from setting on the 105th or 107th harmonics. Q24010 and Q24011 provide temperature compensation. While Q24010 exponentially increases current with temperature, Q24011 is the high impedance load providing temperature compensated voltage to VCO Varactor CR24004. VCO Tune Voltage, nominally 4 Vdc, is checked at TP16001 and is set by R24026 (TUNING). #### 3 Mixer PC Board Assembly (Refer to 2-2-1, Figure 11.) Mixer PC Board Assembly Block Diagram Figure 11 The Mixer PC Board Assembly uses the 1060 MHz source signal to convert the 30 MHz transmit signal to 1030 MHz and the 1090 MHz receive signal to 30 MHz. The Mixer PC Board Assembly consists of a low-pass filter, LO amplifier, mixer null and single-sideband mixer. The low-pass filter (C18022, L18016, C18023, L18017 and C18024) removes odd harmonics passed by the Attenuator PC Board Assembly. The low-pass filter consist of a lumped element five pole filter with an elliptical response and provides 1.5 GHz of bandwidth. The LO amplifier (Q18001, Q18002, Q18003, Q18004 and associated components) provides the necessary gain (≈20 dBm output) to drive the single-sideband mixer after driving the mixer null. Input from the LO Source PC Board Assembly (≈0 dBm) is fed to base of transistor Q18002. Q18002 is constant-current biased through Q18004 collector for a gain of ≈10 dB at base of Q18003. Q18003 is constant-current biased through Q18001 collector for another gain of ≈10 dB. The mixer null adds four vectors, set 90° apart with phase shifts along Transmission Line HY18001. The amplified LO source signal is fed into discrete splitter (L18020, C18031, R18022, L18021 and C18032). One signal is sent to the single-sideband mixer. The other is used as a reference by the mixer null. HY18001 and the summing network filter out 1060 MHz at any phase from the transmit and receive signals going through the single-sideband mixer at Power Splitter HY18002. R18007 and R18008 (1060 MHz NULL ADJ) control the level. L18018 and L18019 tune out stray capacitance on adjusting resistors. The single-sideband mixer splits the transmit (30 MHz IF), receive (1090 MHz) and LO source (1060 MHz) signals into two each. The resulting signals are phase shifted and summed together, cancelling the image sideband (upper sideband on transmit, lower sideband on receive). The LO source signal is split by quadrature microstrip HY18003. One signal at 0° is fed into High-Level Mixer MXR18002 and the other signal at 90° is fed into High-Level Mixer MXR18001. C18034 (1090 MHz NULL PHASE ADJ) sets phase of LO source signal input to MXR18001 for complete sideband cancellation. On transmit, the 30 MHz signal from the Analog IF PC Board Assembly is split by T18001, C18017 and R18014. The two signals, 90° apart, pass through all-pass filters tuned to maintain equal levels (R18013 and R21015, 1090 MHz NULL AMPLITUDE ADJ) and 90° separation (C18013 and C18015, 1090 MHz NULL PHASE ADJ) One signal (in phase) is fed into MXR18002. MXR18002 mixes the 30 MHz with the 1060 MHz for a mixed output of 1090 MHz and 1030 MHz. The other signal (90° out of phase) is fed into MXR18001. MXR18001 mixes the 30 MHz at 90° with the 1060 MHz at 90° for an output of 1090 MHz at 180° and 1030 MHz at 0°. The signals are added together through Power Splitter HY18002 with the 1090 MHz signals cancelling each other leaving the 1030 MHz transmit signal. On receive, the 1090 MHz signal from the Attenuator PC Board Assembly is split through Power Splitter HY18002. One signal is fed into MXR18002. MXR18002 mixes the 1090 MHz with the 1060 MHz (both in phase) for a mixed output of 30 MHz. (2150 MHz is out of bandwidth.) The other signal is fed into MXR18001. MXR18001 mixes the 1090 MHz at 0° with the 1060 MHz at 90° for an output of 30 MHz at -90°. Signals are sent through the respective all-pass filters and are added together through T18001. Adding the 90° separation factor sets the 30 MHz signal from MXR18001 back to 0°. ### (b) Driver PC Board Assembly (Refer to 2-2-1, Figure 12.) Driver PC Board Assembly Block Diagram Figure 12 The Driver PC Board Assembly drives the modulating and level control signals from the Front Panel Pulse PC Board Assembly to the Analog IF PC Board and Attenuator PC Board Assemblies. The Driver PC Board Assembly also provides the +11 V for the LO Source PC Board Assembly, the voltage to bias pin attenuator diodes on the Video Detector PC Board Assembly and voltage sources from the Power Supply Assembly to the rest of the RF Assembly. The Driver PC Board Assembly consists of the attenuator drivers, +11 V regulator, SLS level drivers, modulation drivers, RF BIT level driver and Direct Connect Power Adjust. ATTEN2 line voltage from Front Panel Pulse PC Board Assembly (0 to 10 Vdc) across R20005 sets a voltage controlled current source supplying collector current for half of Q20001. The other half of Q20001 remains constant as determined by R20052 and R20009. Q20001 and associated components form a logarithmic converter. Q20002 and associated components form an exponential amplifier. Both amplifier circuits cascaded together form a power function converter with independent adjustments for gain (R20010, 50 dB ADJ OFFSET) and exponent (R20016, 10 dB ADJ SLOPE). R20009 (ZERO VOLT ADJ) allows independent adjustment of R20010 and R20016. Operational amplifier U20002B, set by power function converter (Q20002-1) and Q20003 feedback, biases Q20003, controlling current flow through midline attenuator diodes on the Attenuator PC Board Assembly. The output voltage of RT20002 and associated components provide temperature compensation for pin diode slope changes over temperature. ATTEN1 line voltage (0 to 10 Vdc from Front Panel Pulse PC Board Assembly) across linear converter amplifier controls the current through end line pin attenuator diodes on the Attenuator PC Board Assembly. Operational amplifier U20001A, set by ATTEN1 line voltage and Q20005 feedback inputs, biases Q20005, controlling current flow. R20019 (VSWR 50 dB ADJ) sets the reference current through Q20005. Voltage regulator U20008 provides the +11 V to operate the Multiplier on the LO Source PC Board Assembly. U20008 is switched On or Off by the LED Control Register on the Front Panel PC Board Assembly. SLS level drivers U20005B and U20005C invert the active low SLS0 and SLS1 signals from the Front Panel Pulse PC Board Assembly. The output signals, SLS0 and SLS1, bias the SLS gain amplifier output level diodes. Refer to 2-2-1, Table 13 for transmit gain settings. Modulation drivers convert the modulating signals from the Front Panel Pulse PC Board Assembly to levels necessary to modulate the 30 MHz IF on the Analog IF PC Board Assembly. Active low PULSE is inverted by U20006C and sent to Analog IF PC Board Assembly as active high PULSE. PULSE is also inverted by U20006A to enable DPSK modulation. DPSK modulation is set according to 2-2-1, Table 12. Phase is only shifted when PULSE is active (during P6 of Mode S interrogation). | PSK | PULSE | U20006A<br>OUT | U20005D<br>OUT | U20006B<br>OUT/PSK1 | U20005A<br>OUT/PSK0 | PHASE | |------|-------|----------------|----------------|---------------------|---------------------|-------| | Low | Low | High | High | Low | High | 0° | | High | Low | High | Low | High | Low | 180° | | High | High | Low | High | High | High | N/A | | Low | High | Low | Low | High | High | N/A | #### DPSK Modulation Table 12 The RF BIT level driver biases the diode detector CR31001 on the Attenuator PC Board Assembly. Transmit level detected across CR31001 is used in setting the RF DETECT line during the RF Detect test (Self Test). U20007 output is 0 Vdc when nothing is detected to 2.8 Vdc when transmit level is highest (MTL+4 dB with no attenuation). CR20001 matches U20007-3 input and R20029 (ZERO ADJ) adjusts bias to set U20007 output to 0 Vdc when nothing is transmitted (U20007-3 input $\approx$ -0.3 Vdc). R20032 (RF DET ADJ) sets output voltage to correct level when Test Set is transmitting. R20020 (DIRECT CONNECT POWER ADJ) adjusts the voltage from 0 to +12 Vdc to bias the pin attenuator diode on the Video Detector PC Board Assembly. R20020 calibrates the RF I/O Connector (J10058) (15) level to -48.25 dB relative to the ANTENNA Connector (J10057) (16) level. #### (c) Detector Assembly (Refer to 2-2-1, Figure 13.) Detector Assembly Block Diagram Figure 13 The Detector Assembly converts the 30 MHz, pulse modulated input from the Analog IF PC Board Assembly to a TTL level output, preserving original pulse width. The TTL level signal is sent to the Reply Decoder on the Front Panel Pulse PC Board Assembly for decoding. The output signal is monitored through the MONITOR Connector (J10056) (19) on the Front Panel Assembly. The Detector Assembly has a detection range of $\approx$ 30 dB (-27 dBm to +3 dBm). Detector Assembly circuits, located on the Detector PC Board Assembly, include the Logarithmic Amplifiers, Detector and Comparator. ### 1 Logarithmic Amplifiers The Detector PC Board Assembly has three stages of cascade coupled Logarithmic Amplifiers (Q21001, Q21002, Q21003 and associated components) providing a total gain of ≈30 dB. Each amplifier has ≈10 dB gain, calculated by the collector impedance (set by resistors R21004, R21011 and R21018) divided by the emitter impedance. The resting current through emitter logging diodes (CR21001, CR2002 and CR21003) shunts the emitter resistance, effectively causing the small emitter impedance to change with the input level. With low input levels, emitter impedance is low and gain is high. As input level increases, emitter impedance increases logarithmically and gain decreases, approaching unity gain until compression is reached. #### 2 Detector The balanced Detector preserves envelope detection efficiency and consists of an unbalanced to balanced Transformer T21001, Diode CR21004, dual transistor buffer (Q21005 and Q21008) and detector filter (C21018, L21006, C21019, C21020, L21007, C21021, C21022 and R21039). CR21004 balances the output of T21001 and provides a 60 MHz positive half-wave, the width of the modulating pulse, to the dual transistor buffer. The detector filter has a 6.5 MHz bandwidth and a flat time delay response to preserve pulse shape. The detector filter removes the 60 MHz from the detected pulse. # 3 Comparator After detection, the signal is split into two paths: primary and delayed. Buffers Q21008 and Q21009, provide the load for the detector filter. The delayed signal at Q21009 emitter is set through the delay filter (C21024, L21008, C21025, C21026, L21009, C21027, L21010 and C21028). The delay filter has a bandwidth of ≈10 MHz and a flat time delay of 120 ns. The delayed signal is referenced using a resistor network (R21060 and R21046) and applied to the positive inputs to Comparators U21001A, U21001B and U21004A. The primary signal is split. One primary signal is dc adjusted by R21061 to provide a higher level than the delayed signal and is applied to the negative input to trailing edge Comparator U21001A. Refer to 2-2-1, Figure 14 for trailing edge comparator input signals. The other primary signal, applied to the negative input to leading edge Comparator U21001B, is set lower than the delayed signal. Refer to 2-2-1, Figure 15 for leading edge comparator input signals. When preserving correct pulse width, slicing occurs at the 50% amplitude points for a linear pulse. Offsetting input signals cause the comparators to slice pulse 6 dB down (≈-0.15 V), compensating for the level set by the Logarithmic Amplifiers. Comparator outputs provide the clocks for D Flip-Flops U21002A and U21002B. The pulses, shown in 2-2-1, Figure 16; have widths about equal to the filter delay (A and B) and are spaced (rising edge to rising edge) approximately equal to the input pulse width minus the filter delay (C). U21002A, triggered by the leading edge clock, has a negative pulse output to NAND Gate U21003A. U21002B, triggered by the trailing edge clock, resets U21002A through U21003B and U21003C. U21002A Q output provides the other input to NAND Gate U21003A. R21058 (PULSE WIDTH) and C21035 provide a timed delay in triggering the One-shot U21003D to reset U21002B. The timed delay provides compensation for the filter delay, offset between flip-flops and comparator delays. The original pulse shape is restored at the output of U21003A. Reset Comparator U21004A and associated circuitry reset U21002A at low signal levels when there is a high output (U21003A-3) with a low input (U21004A-4). The Detector Assembly output is sent to the Reply Decoder on the Front Panel Pulse PC Board Assembly and MONITOR Connector (J10056) (19) on the Front Panel Assembly, balanced by R21056 and R21057 for 50 $\Omega$ impedance matching. NOTE: The leading edge comparator is set to be more sensitive than the trailing edge comparator to eliminate flip-flop reset during DPSK transitions. Trailing Edge Comparator Input Signals Figure 14 8116015 Leading Edge Comparator Input Signals Figure 15 8116016 8116017 Analog IF Assembly Block Diagram Figure 17 # (d) Analog IF Assembly (Refer to 2-2-1, Figure 17.) The Analog IF Assembly provides the 10 MHz reference used by the LO Source PC Board Assembly, provides the 60 MHz clock for the Digital IF PC Board Assembly, adds pulse and DPSK modulation to transmit signal and provides temperature compensation. The Analog IF Assembly circuits, contained on the Analog IF PC Board Assembly are: 10 MHz DCXO, Transmit and Receive. ## 1 10 MHz DCXO The Digitally Controlled Crystal Oscillator (DCXO) provides a temperature compensated 10 MHz signal. The temperature of the oscillator is transmitted as a voltage to the ADC (Front Panel Pulse PC Board Assembly) by temperature sensor (CR22001). R22001 calibrates CR22001 output voltage. The Front Panel Pulse PC Board Assembly uses the temperature sensor voltage to set contrast on the DISPLAY (14) and provide the correct voltage to drive the DCXO for an output of 10 MHz (±30 Hz) across the temperature range (-20° to +50° C). The corrected voltage (+2 to +8 Vdc) across CR22002 drives the oscillator (Y22001, Q22001 and associated circuitry). C22004 adjusts frequency. At 27°C, R22001 is adjusted to provide +3 Vdc (FL19007) and C22004 is adjusted for 10 MHz (±3 Hz). After amplification by Q22002, the 10 MHz signal is split. One signal is buffered by Q22003 for 1 Vp-p output to the LO Source PC Board Assembly. The other signal is buffered by Q22004 in the Transmit section. #### 2 Transmit The 10 MHz signal from the DCXO passes through low-pass filter (C22018, L22002 and C22019) to the X6 Multiplier Transistor Q22005. The 60 MHz bandpass filter (L22003, L22005, L22007, and associated components tuned to the sixth harmonic) provides 60 MHz with a 3 MHz bandwidth. After amplification by Q22006, the 60 MHz signal is split. One signal is buffered by Q22007 for 1 VP-P clock output to the Digital IF PC Board Assembly. The other signal clocks D Flip-Flop U22001B. U22001B, pins 8 and 12 are connected together to divide the signal by two for a 30 MHz output. The active low pulse signal from the Front Panel Pulse PC Board Assembly pulse modulates the signal through U22001B-10. Resistors R22040 and R220041 reduce amplitude by 10 (checked at TP22003). The transmit bandpass filter is a four pole Bessel wideband filter consisting of four series resonators (C22036-L22010, C22038-L22011, C22040-L22012 and C22042-L22012). The transmit filter is centered at 30 MHz with a 3 dB bandwidth across 12.6 MHz. Signal delay, from U22001B through the transmit filter, shapes the transmit pulse by providing $\approx\!70$ ns of rise time. Mixer MXR22001 adds DPSK modulation. Phase shifting of 0° or 180° is controlled by PSK0 and PSK1 inputs from the Driver PC Board Assembly and set by the Front Panel Pulse PC Board Assembly. When PSK0 is Low and PSK1 is High, phase shift is 0°. When PSK0 is High and PSK1 is Low, phase shift is 180°. SLS gain amplifier Q22008 provides three output levels according to the SLS0 and SLS1 input lines from the Driver PC Board Assembly. SLS0 line level biases diodes CR22007 and CR22013). SLS1 line level biases diodes CR22006 and CR22012. Refer to 2-2-1, Table 13. R22049 (TX GAIN) adjusts output level of amplifier Q22009. Q22009 provides 10 dB gain for a maximum output of +10 dBm. Inductive coupler L22020 decreases current and increases voltage. Q22010 is the final output amplifier, increasing the 30 MHz IF signal level to ≈+18 dBm. Q22010 emitter circuitry (RT22001, R22055 and R22056) provides temperature compensation for the total transmit circuits. L22027 provides 40 dB isolation between transmit and receive. C22055 and R22062 (ISOLATION) are adjusted for maximum isolation. | SLS0 | SLS1 | GAIN | NAME | то иит | | | |------|------|----------------|------------|--------|--|--| | Low | Low | 0 dB | SLS | MTL-5 | | | | High | Low | 5 dB | Background | MTL | | | | High | High | 9 dB | Foreground | MTL+4 | | | | Low | High | Not Applicable | | | | | Transmit Gain Settings Table 13 ## 3 Receive The receive signal, 30 MHz IF from the Mixer PC Board Assembly, is reduced 3 dB by L22027 and applied to Amplifier Q22011. Q22011 amplifies signal 12 dB and provides a 50 $\Omega$ output to drive the receive filter. The receive bandpass filter is a four pole Bessel wideband filter comprises series resonators L22029-C22060, L22030-C22062, L22031-C22064 and L22032-C22066. The receive filter has a flat time domain response between the 3 dB points and is centered at 30 MHz with a 12.6 MHz bandwidth. Output is split into two signals. Q22013 buffers and sends one signal to the Detector PC Board Assembly through J19033. Emitter-follower Q22012 amplifies the other signal. R22073 (RX GAIN) adjusts received level. Q22014, with a 50 $\Omega$ output, drives the 30 MHz receive signal to the Digital IF PC Board Assembly through J17034 ( $\approx$ +3 dBm). Q22014 emitter circuitry (RT22002, R22082 and R22084) provides temperature compensation for the total receive circuits. ## (5) Front Panel Assembly The Front Panel Assembly consists of: Video Detector PC Board Assembly Power Termination Assembly Front Panel LED PC Board Assembly LCD Keypad ## (a) Video Detector PC Board Assembly The Video Detector PC Board Assembly provides a linear display of UUT replies on the oscilloscope when Test Set is directly connected to UUT. The Video Detector PC Board Assembly also provides a calibrated attenuation of the direct connection signal. The direct connection receive signal from the Power Termination Assembly or transmit signal from the Attenuator PC Board Assembly is split by a resistive power splitter (R30010, R30002 and R30003). One signal is linearly detected by Schottky Barrier Diode CR30001. Capacitor C30003 is a printed element to provide for fast detection. The detected signal is sent to the REPLY VIDEO Connector (J10054) (17). On receive, the other signal has attenuation level set across a resistive divider (R30011 and R30012). Current through Pin Diode CR30002, controlled by the biasing voltage set on the Driver PC Board Assembly, provides ≈1 dB of attenuation adjustment. Attenuation level is calibrated for accurate power and MTL measurements. On transmit, the other signal is attenuated before splitting and going to the Power Termination Assembly. #### (b) Power Termination Assembly The Power Termination Assembly provides a 50 $\Omega$ termination for the UUT and protects the ATC-601 Test Set against excessive incoming power through the RF I/O Connector (J10058) (15). The Power Termination Assembly is in the transmit and receive circuit only when a direct connection with UUT is used. The Power Termination Assembly connects the RF I/O Connector (J10058) (15) through P/J28028 with the Video Detector PC Board Assembly through P/J28029. Transmit and Receive signals are reduced 20 dB across Directional Coupler HY28001. Excessive incoming power and stray spikes are dissipated off through R28002. C22001 and L22001 keep the circuit frequency balanced for 50 $\Omega$ impedance. ## (c) Front Panel LED PC Board Assembly The Front Panel LED PC Board Assembly consists of three indicator circuits and a light sensor used in the LCD Backlight Control circuit. The INTERR Indicator (18) illuminates red when an interrogation is transmitted. When activated, a ground on the emitter of Q27006 (Front Panel Pulse PC Board Assembly) completes the circuit across LED CR13001. The REPLY Indicator (20) illuminates red when a valid reply is received. When activated, a ground on the emitter of Q27007 (Front Panel Pulse PC Board Assembly) completes the circuit across LED CR13002. The CHARGE Indicator (1) illuminates only when the Battery Charger on the Power Supply Assembly is operating. The CHARGE Indicator (1) illuminates green (battery is >80% charged) when current flows from the +15 V source through LED CR13003 to the Power Supply Assembly (BATT CHARGER LED line). The circuit is completed through CR27010 and the activated transistors, Q27013 and Q14014. The CHARGE Indicator (1) illuminates red (battery requires charging) when current flows from the Battery Charger on the Power Supply Assembly through CR27011 and the activated Q27015 to LED CR13003. Voltage across light sensitive Photo Resistor R13001 is sent to the ADC on the Front Panel Pulse PC Board Assembly. The Front Panel Backlighting voltage to the LCD is adjusted accordingly. ### (d) LCD The LCD is a 64 line by 240 column dot display. The LCD requires 4.75 to 5.25 V (J12059-7) to run logic. +5 V is nominal for ATC-601. The LCD drive voltage required is -5.25 to -4.75 V (J12059-9). -5.1 V is nominal for ATC-601. ## (e) Keypad The Keypad, consisting of ten keys, is contained in the ATC-601 Overlay. When activated, each key momentarily closes contacts between a row $(\overline{ROW})$ line and column $(\overline{COL})$ line. Row and column lines go to the Front Panel Pulse PC Board Assembly. Keys operate with <20 ms switch bounce. ## 2. Calibration/Verification #### A. General #### (1) Calibration/Verification Schedule The Calibration/Verification Procedures should be performed as a result of one or more of the following conditions: ## Failure to Meet Specifications If, during the course of normal operation, the ATC-601 or any major function thereof fails to meet performance specifications according to 1-3-1 in the ATC-601 Operation Manual, Calibration Procedures should be performed. If any failure occurs during performance of Verification Procedures, pertinent Calibration Procedures should be performed according to 2-2-2, Table 15. ## Assembly Replacement If one or more ATC-601 assemblies are replaced, Calibration Procedures should be performed according to 2-2-2, Table 14. #### Annual Calibration/Verification IFR Systems, Inc. recommends an annual Calibration and Verification on the ATC-601 to maintain proper testing standards. ## (2) Controls, Connectors and Indicators Front Panel Controls, Connectors and Indicators specified in Verification or Calibration Procedures are followed by an item number. Refer to 1-2-2, Figure 2 in the ATC-601 Operation Manual for location of each Control, Connector and Indicator. ## (3) Disassembly Requirements VEDICIOATION DOGGEDUDE No disassembly is required to perform Verification Procedures. The Chassis Assembly must be removed from Case Assembly to perform Calibration Procedures. For better access, the RF Assembly is removed from Chassis Assembly in Calibration Procedures. | VERIFICATION PROC | EDUKE | | PAGE | |------------------------------|-------------|------|------| | Signal Generator | . <b></b> . | <br> | 5 | | <b>Pulse Characteristics</b> | | <br> | 7 | | <b>UUT Measurements</b> | | | | | Overall | . <b></b> . | <br> | 26 | | CALIBRATION PROCEDURE | PAGE | |--------------------------------|------| | Power Supply | . 31 | | RF Assembly | . 31 | | LO Source | | | Attenuator | . 34 | | Isolation Null | . 36 | | Generator Output Power | . 37 | | Generator Image | | | LO Null | . 37 | | Receive Image | . 38 | | Receive Power | . 38 | | Isolation Reset | . 39 | | Detector Pulse Width | . 39 | | Direct Connect Set | | | RF Bit Detector Set | . 41 | | Oscillator Compensation | | | System | | | Self Test | | | Receive Power System Recheck | . 43 | | Isolation System Recheck | | | Generator Power System Recheck | | | Mixer Nulls | | ## **B.** Performance Requirements It is strongly recommended that personnel thoroughly read and understand all steps of the procedures to be performed and be familiar with the circuit under test. Knowledge of power, frequency and waveform expected at each test point is recommended. NOTE: When one circuit provides the same pulse characteristic for different pulses, it is necessary to test the specifications for that characteristic only once. ## C. Test Equipment Requirements Appendix C contains a comprehensive list of test equipment suitable for performing any procedure contained in this manual. Other equipment meeting specifications listed in Appendix C may be substituted in place of recommended models. **NOTE:** For certain procedures in this manual, equipment listed in Appendix C may exceed minimum required specifications. ## D. Preliminary Operations ## (1) Safety Precautions WARNING: REMOVE ALL JEWELRY OR OTHER COSMETIC APPAREL BEFORE PERFORMING ANY CALIBRATION/VERIFICATION PROCEDURE INVOLVING LIVE CIRCUITS. WARNING: WHEN WORKING WITH LIVE CIRCUITS OF HIGH POTENTIAL. KEEP ONE HAND IN POCKET OR BEHIND BACK TO AVOID SERIOUS SHOCK HAZARD. | THE FOLLOWING CALIBRATION | | | | | | | RF | ASSEM | BLY | | | | | | | , | SYSTEM | 1 | | |-------------------------------------------------------------|---|-----------|------------|----------------|---------------------------|--------------------|---------|---------------|---------------|-----------------|-------------------------|-----------------------|------------------------|----------------------------|-----------|---------------------------------|-----------------------------|-----------------------------------|-------------| | PROCEDURES IF THIS MUST BE ASSEMBLY IS REPAIRED OR REPLACED | | LO SOURCE | ATTENUATOR | ISOLATION NULL | GENERATOR<br>OUTPUT POWER | GENERATOR<br>IMAGE | TO NOTE | RECEIVE IMAGE | RECEIVE POWER | ISOLATION RESET | DETECTOR<br>PULSE WIDTH | DIRECT CONNECT<br>SET | RF BIT<br>DETECTOR SET | OSCILLATOR<br>COMPENSATION | SELF TEST | RECEIVE POWER<br>SYSTEM RECHECK | ISOLATION<br>SYSTEM RECHECK | GENERATOR POWER<br>SYSTEM RECHECK | MIXER NULLS | | ANALOG IF ASSEMBLY | | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | ATTENUATOR PC BOARD ASSEMBLY | | | • | • | • | • | • | • | | • | | | • | | • | • | • | • | • | | BATTERY | • | | | | | | | | | | | | | 1 | • | | | | | | DETECTOR ASSEMBLY | | | | | | | | | | | • | | | | • | | | | v | | DIGITAL IF PC BOARD ASSEMBLY | | | | | | | | | | | | | | | • | • | • | · | 7 | | DRIVER PC BOARD ASSEMBLY | | • | • | | | | | | | | | • | • | | • | | | | | | FRONT PANEL PULSE PC BOARD<br>ASSEMBLY | | • | • | | | | | | | | | | • | | • | | - | | | | LO SOURCE PC BOARD ASSEMBLY | | • | | • | • | • | • | • | • | • | | | • | | • | • | • | • | • | | MIXER PC BOARD ASSEMBLY | | | | • | • | • | • | • | • | • | | | • | | • | • | • | • | • | | POWER SUPPLY ASSEMBLY | • | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 8102001 | 8102001 | THE FOLLOWING CALIBRATION | | RF ASSEMBLY | | | | | | | | | | | SYSTEM | | | | | | | |---------------------------------------------------|--------------|-------------|------------|----------------|---------------------------|--------------------|---------|---------------|---------------|-----------------|-------------------------|-----------------------|------------------------|----------------------------|-----------|---------------------------------|-----------------------------|-----------------------------------|-------------| | IF THIS MUST BE VERIFICATION PROCEDURE HAS FAILED | POWER SUPPLY | LO SOURCE | ATTENUATOR | ISOLATION NULL | GENERATOR<br>OUTPUT POWER | GENERATOR<br>IMAGE | TO NOTE | RECEIVE IMAGE | RECEIVE POWER | ISOLATION RESET | DETECTOR<br>PULSE WIDTH | DIRECT CONNECT<br>SET | RF BIT<br>DETECTOR SET | OSCILLATOR<br>COMPENSATION | SELF TEST | RECEIVE POWER<br>SYSTEM RECHECK | ISOLATION<br>SYSTEM RECHECK | GENERATOR POWER<br>SYSTEM RECHECK | MIXER NULLS | | OUTPUT FREQUENCY | | | | | | | | | | | | | | • | | | | | | | OUTPUT LEVEL/UUT RECEIVER SENSITIVITY | | | • | • | • | • | • | • | • | | | | • | | • | • | • | • | • | | DIRECT CONNECTION | | | | | | | | | - | | | • | | | | | | | J | | UUT TRANSMITTER FREQUENCY | | | | | | | | | | | | | | • | • | • | • | • | • | | UUT TRANSMITTER POWER | | | • | • | • | • | • | • | • | | | | • | | | • | • | • | • | 8102002 WARNING: USE ONLY INSULATED TROUBLESHOOTING TOOLS WHEN **WORKING WITH LIVE CIRCUITS.** WARNING: FOR ADDED INSULATION, PLACE RUBBER BENCH MAT UNDERNEATH ALL POWERED BENCH EQUIPMENT AND A RUBBER MAT UNDERNEATH TECHNICIAN'S CHAIR. WARNING: HEED ALL WARNINGS AND CAUTIONS CONCERNING MAXIMUM **VOLTAGES AND POWER INPUTS.** CAUTION: THE POWER SUPPLY PC BOARD ASSEMBLY, DIGITAL IF PC BOARD ASSEMBLY, FRONT PANEL PULSE PC BOARD ASSEMBLY, RF ASSEMBLY AND FRONT PANEL ASSEMBLY CONTAIN PARTS SENSITIVE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD). ALL PERSONNEL PERFORMING CALIBRATION PROCEDURES SHOULD HAVE KNOWLEDGE OF ACCEPTED ESD PRACTICES AND/OR BE ESD CERTIFIED. (2) Environmental Considerations For best results, environmental conditions should be identical to the conditions at the normal operating location. E. Test Record Calibration and Verification Data Sheets are provided for recording results obtained while performing Calibration or Verification Procedures. NOTE: It is recommended the technician reproduce copies of the Calibration and Verification Data Sheets, rather than use copies in this manual. F. Verification Procedures NOTE: Pulse spacings are measured from rising edge to rising edge at the 50% amplitude points. Pulse widths are measured from rising edge to falling edge at the 50% amplitude points. (1) Signal Generator TEST EQUIPMENT 1 1 3 dB Attenuator 1 Frequency Counter 1 Measuring Receiver Power Sensor **STEP** **PROCEDURE** ## **OUTPUT FREQUENCY** - 1. Connect Frequency Counter through 3 dB Attenuator to ATC-601 ANTENNA Connector (16). - 2. Set Frequency Counter to measure 1030 MHz with 100 Hz resolution. - 3. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. ## **PROCEDURE** - 4. Set ATC-601 Signal Type to CW, PRF to 235 and Attenuation to $\varnothing$ . - 5. Press RUN/STOP Key (9) to initiate test. - 6. Verify frequency is stable at 1030 MHz (±10.0 kHz). If not, perform Calibration Procedures according to 2-2-2, Table 15. - 7. Press RUN/STOP Key (9) to terminate test. - 8. Disconnect Frequency Counter from 3 dB Attenuator. #### **OUTPUT LEVEL** - 9. Connect Measuring Receiver through Power Sensor and 3 dB Attenuator to ATC-601 ANTENNA Connector (16). - 10. Press RUN/STOP Key (9) to initiate test. - 11. Verify ATC-601 output is -7.6 dBm (±2 dB), taking 3 dB Attenuator into consideration, Record output for reference level. If ATC-601 fails output level, perform Calibration Procedures according to 2-2-2, Table 15. - 12. Verify 2-2-2, Table 16; setting ATC-601 Attenuation accordingly. If ATC-601 fails to provide correct output, perform Calibration Procedures according to 2-2-2, Table 15. | SPECIFICATION | ATTENUATION: | OUTPUT LEVEL | |--------------------------------------------------------------------------------|--------------|--------------------| | Output Level (-7 dBm) and<br>Receiver Sensitivity (-69 dBm)<br>(Antenna) MTL-A | Ø | -7.6 dBm (±2 dB) | | Receiver Sensitivity (-77 dBm)<br>(Antenna) MTL-A | 16 | -15.6 dBm (±2 dB) | | Receiver Sensitivity (-67 dBm)<br>(Direct) MTL-D | 23 | -19.15 dBm (±2 dB) | | Receiver Sensitivity (-79 dBm)<br>(Direct) MTL-D | 47 | -31.15 dBm (±2 dB) | | Output Level (-57 dBm) | 100 | -57.6 dBm (±2 dB) | NOTE: UUT Receiver Sensitivity Specification Verification is based on following three equations: Output Level = -7.6 - (ATTENUATION:)/2 MTL-A = Output Level - Cable Loss + Antenna Gain - Path Loss MTL-D = Output Level - 48.25 Output Level/UUT Receiver Sensitivity Table 16 ## **PROCEDURE** 13. Press RUN/STOP Key (9) to terminate test. #### **DIRECT CONNECTION** - 14. Disconnect 3 dB Attenuator from ATC-601 ANTENNA Connector (16). - 15. Connect 3 dB Attenuator to ATC-601 RF I/O Connector (15) (BNC to TNC Adaptor is required.) - 15. Set ATC-601 Attenuation to Ø. - 16. Press RUN/STOP Key (9) to initiate test. - 17. Verify output is reference level from Step 11 minus 48.25 dB ( $\pm 0.5$ dB). If not, perform Calibration Procedures according to 2-2-2, Table 15. - 18. Press RUN/STOP Key (9) to terminate test. - (2) Pulse Characteristics **TEST EQUIPMENT** - Heterodyne Monitor - 1 Frequency (and Time Interval) Analyzer - Frequency Counter - 2 Oscilloscopes - 1 RF Signal Generator - 1 Spectrum Analyzer #### STEP ## **PROCEDURE** Pulse Characteristics Test Setup Diagram Figure 18 1. Connect test equipment according to 2-2-2, Figure 18. #### **PROCEDURE** - 2. Set Oscilloscope to view Channel 1 with bandwidth limited to 20 MHz. - 3. Set RF Signal Generator to 1030 MHz at +5 dBm. #### **SPACING** - 4. Set ATC-601 Signal Type to ATC\_A, PRF to 235 and Attenuation to Ø. - 5. Press RUN/STOP Key (9) to initiate test. - 6. Verify $P_1$ to $P_3$ pulse spacing is 8.00 $\mu$ s (±50 ns). - 7. Press RUN/STOP Key (9) to terminate test. - 8. Set ATC-601 Signal Type to ATC\_C. - 9. Press RUN/STOP Key (9) to initiate test. - 10. Verify $P_1$ to $P_3$ pulse spacing is 21.00 $\mu$ s (±50 ns). - 11. Press RUN/STOP Key (9) to terminate test. - 12. Set ATC-601 Signal Type to FMTØ and PRF to 78. - 13. Press RUN/STOP Key (9) to initiate test. - 14. Verify $P_1$ to $P_2$ pulse spacing is 2.00 $\mu$ s ( $\pm 50$ ns). - 15. Verify $P_1$ to $P_6$ pulse spacing is 3.50 $\mu$ s (±50 ns). - 16. Press RUN/STOP Key (9) to terminate test. - 17. Set ATC-601 Signal Type to FMT4\_SPR\_ON. - 18. Press RUN/STOP Key (9) to initiate test. - 19. Verify $P_1$ to Synchronous Phase Reversal (SPR) spacing is 4.75 $\mu$ s ( $\pm 50$ ns). Refer to 2-2-2, Figure 19. P<sub>1</sub> to SPR Spacing/Phase Transition Time Figure 19 #### **PROCEDURE** - 20. Set ATC-601 Signal Type to ITM\_ATC\_A. - 21. Press RUN/STOP Key (9) to initiate test. - 22. Verify $P_1$ to $P_4$ pulse spacing is 10.00 $\mu$ s ( $\pm 50$ ns). - 23. Press RUN/STOP Key (9) to terminate test. - 24. Set ATC-601 Signal Type to ITM\_MODES\_C. - 25. Press RUN/STOP Key (9) to initiate test. - 26. Verify $P_1$ to $P_4$ pulse spacing is 23.00 $\mu$ s (±50 ns). - 27. Press RUN/STOP Key (9) to terminate test. #### **WIDTHS** - 28. Set ATC-601 Signal Type to ATC\_A and PRF to 235. - 29. Press RUN/STOP Key (9) to initiate test. - 30. Verify P<sub>1</sub> pulse width is 0.80 $\mu$ s (±50 ns). - 31. Press RUN/STOP Key (9) to terminate test. - 32. Set ATC-601 Signal Type to ATC\_C. - 33. Press RUN/STOP Key (9) to initiate test. - 34. Verify P<sub>3</sub> pulse width is $0.80 \mu s$ (±50 ns). - 35. Press RUN/STOP Key (9) to terminate test. - 36. Set ATC-601 Signal Type to FMTØ and PRF to 78. - 37. Press RUN/STOP Key (9) to initiate test. - 38. Verify P<sub>2</sub> pulse width is $0.80 \mu s$ (±50 ns). - 39. Press RUN/STOP Key (9) to terminate test. - 40. Set ATC-601 Signal Type to FMT4\_SPR\_ON. - 41. Press RUN/STOP Key (9) to initiate test. - 42. Verify P<sub>6</sub> (short) pulse width is $16.25 \mu s$ (±50 ns). - 43. Press RUN/STOP Key (9) to terminate test. - 44. Set ATC-601 Signal Type to FMT16. - 45. Press RUN/STOP Key (9) to initiate test. #### **PROCEDURE** - 46. Verify P<sub>6</sub> (long) pulse width is $30.25 \mu s$ ( $\pm 50 ns$ ). - 47. Press RUN/STOP Key (9) to terminate test. - 48. Set ATC-601 Signal Type to ITM\_ATC\_A. - 49. Press RUN/STOP Key (9) to initiate test. - 50. Verify P<sub>4</sub> (short) pulse width is 0.80 $\mu$ s (±50 ns). - 51. Press RUN/STOP Key (9) to terminate test. - 52. Set ATC-601 Signal Type to ITM\_MODES\_C. - 53. Press RUN/STOP Key (9) to initiate test. - 54. Verify P<sub>4</sub> (long) pulse width is 1.60 $\mu$ s (±50 ns). - 55. Press RUN/STOP Key (9) to terminate test. #### **RISE AND FALL TIMES** - 56. Set ATC-601 Signal Type to ATC\_A and PRF to 235. - 57. Press RUN/STOP Key (9) to initiate test. - 58. Verify P<sub>1</sub> pulse rise time from 10% amplitude point to 90% amplitude point on rising edge is 50 to 100 ns. - 59. Verify P<sub>1</sub> pulse fall time from 90% amplitude point to 10% amplitude point on falling edge is 50 to 200 ns. - 60. Press RUN/STOP Key (9) to terminate test. ## PHASE MODULATION: TRANSITION TIME - 61. Set ATC-601 Signal Type to FMT4\_SPR\_ON and PRF to 78. - 62. Press RUN/STOP Key (9) to initiate test. - 63. Verify SPR transition time between 80% points is ≤80 ns. - 64. Set Oscilloscope to view P<sub>6</sub> and verify difference between highest and lowest transition amplitude peaks is <4 dB. - 65. Press RUN/STOP Key (9) to terminate test. - NOTE: Steps 66 through 75 require use of a Frequency (and Time Interval) Analyzer. Because the Frequency (and Time Interval) Analyzer is more precise and easier to read, Steps 66 through 75 provide the preferred method for measuring Phase Shift Accuracy. Steps 76 through 86 use two Oscilloscopes to provide an alternate method of measuring Phase Shift Accuracy. ## **PROCEDURE** # PHASE MODULATION: PHASE SHIFT ACCURACY (Preferred Method) 66. Connect test equipment as shown in 2-2-2, Figure 20, with Frequency Counter connected to Heterodyne Monitor. Phase Shift Accuracy Preferred Test Setup Diagram Figure 20 - 67. Set ATC-601 Diagnostics screen Signal Type to CW P4. - 68. Adjust RF Signal Generator for Heterodyne Monitor IF output of 10 MHz $(\pm 100 \text{ Hz})$ . - 69. Disconnect Frequency Counter and connect Frequency Analyzer to Heterodyne Monitor as shown in 2-2-2, Figure 20. - 70. Set ATC-601 Diagnostics screen Signal Type to FMTØ and PRF to 78. - 71. Set Frequency Analyzer to 10 MHz. ## **PROCEDURE** 72. Set Frequency Analyzer menus as follows: | MENU | FIELD | SETTING | |---------------|------------------------------------------------------------------|----------------------------------------------| | Function Menu | Measurement<br>Channel<br>Acquire Block #<br>Meas<br>Arming Mode | Phase Deviation<br>A<br>1<br>64<br>Automatic | | System Menu | Meas Mode | Fast | | Input Menu | Input Channels | Separate | | Math Menu | Channel A Math<br>Carrier Freq | On<br>Manual<br>1Ø.ØØØØØØE+Ø6 | | | Phase Result<br>A Offset | Modulo 36Ø<br>2Ø.ØØØØØØE+ØØ | - 73. While in Graphic mode, adjust Frequency Analyzer until both phase reversals are displayed (usually between Meas # 25 and Meas # 40). Restart sample continuously until signal is displayed as shown in 2-2-2, Figure 21. - 74. Use Markers to mark phase shifts. Record Meas # of each phase shift. - 75. Enter Frequency Analyzer Numeric mode and refer to 2-2-2, Figure 22. Verify Phase Balance is 180° (±10°) across each phase shift (across the Meas #s recorded in Step 74). ## **PROCEDURE** 8103005 HP5372A Frequency Analyzer Graphic Screen Figure 21 | RESULT DISPLAY _ | Ch A Offset = 20.00000E+00 | Main<br>Format | |------------------|----------------------------|----------------| | Phase Dev A: | 12 Oct 1990 13:49:41 | Set | | | 64 Measurements | Param | | View Meas # | Math/Ref On | Meas # | | Meas # | Measurement [ | ☐ Expand | | 0027 | 0 | On Off | | 0028 | -179.3 | | | 0029 | -182.2 | | | 0030 | -181.4 | | | 0031 | -180.0 | | | 0032 | -180.0 | | | 0033 | 180.7 | <b>■</b> ↑ | | 0034 | -180.7 | Prior Page | | 0035 | -180.0 | | | 0036 | -180.0 | Next Page | | 0037 | -180.0 | 1 1 | | 0038 | -700 m | J | 8103006 HP5372A Frequency Analyzer Numeric Screen Figure 22 STEP PROCEDURE ### PHASE MODULATION: PHASE SHIFT ACCURACY (Alternate Method) 76. Connect test equipment as shown in 2-2-2, Figure 23 with Frequency Counter connected to Heterodyne Monitor. Phase Shift Accuracy Alternate Test Setup Diagram Figure 23 - 77. Set ATC-601 Signal Type to CW\_P4. - 78. Adjust RF Signal Generator for Heterodyne Monitor IF output of 2 MHz. - 79. Disconnect Frequency Counter and connect both Oscilloscopes to Heterodyne Monitor as shown in 2-2-2, Figure 23. - 80. Set ATC-601 Signal Type to FMT4\_SPR\_ON and PRF to 78. - 81 Set Oscilloscope #1 as follows: A Sweep to trigger off of ATC-601 SYNC Connector (2) output B Sweep to trigger off of 2 MHz IF to Channel 1 50 mV/Division 200 ns/Division - 82. Set Oscilloscope #1 delay trigger to directly before SPR. Refer to 2-2-2, Figure 24. - 83. Set Oscilloscope #2 as follows: 20 mV/Division 10 ns/Division ## **PROCEDURE** #### **BEFORE SPR:** ## AFTER SPR: 8116001 Phase Shift Accuracy Oscilloscope Signals Figure 24 - 84. Set Oscilloscope #2 to display signal after SPR with rising edge crossing the zero point as shown in 2-2-2, Figure 24. - 85. Set Oscilloscope #1 delay trigger to after SPR, but before any other phase reversal. Refer to 2-2-2, Figure 24. - 86. Refer to 2-2-2, Figure 24 and verify signal displayed on Oscilloscope #2 is 0 ns (±13.9 ns) (180° [±10°]) from crossing zero point. (Phase error is based on following equation: [dT/T] x 360. T is 500 ns [time for 2 MHz signal to go full 360°] and dT is error from zero crossing.) - 87. Disconnect test equipment. #### **PROCEDURE** #### **AMPLITUDE LEVELS** - 88. Connect Spectrum Analyzer input to ATC-601 ANTENNA Connector (16). - 89. Set Spectrum Analyzer as follows: | CONTROL | SETTING | |----------------------|-----------------| | Freq Band | 0.01 to 1.8 GHz | | Center Freq | 1030 MHz | | Freq Span/Div | Max | | Resolution Bandwidth | Max | | Freq Span Mode | 200 kHz/Div | | Sweep Source | Internal | | Sweep Trigger | Free Run | | Sweep Time/Div | Auto | | Ref Level | 0 dBm | | Input Atten | 10 dB | | Log Scale | 2 dB/Div | - 90. Set ATC-601 Signal Type to CW\_P4 and PRF to 235. - 91. Press RUN/STOP Key (9) to initiate test. - 92. Set and record reference point. Center signal on y axis with peak amplitude point resting on second major division above x axis. - 93. Press RUN/STOP Key (9) to terminate test. - 94. Set ATC-601 Signal Type to CW\_M5. - 95. Press RUN/STOP Key (9) to initate test. - 96. Verify difference in amplitude between reference point established in Step 92 and current signal position is -9 dB (±1 dB). - 97. Press RUN/STOP Key (9) to terminate test. - (3) UUT Measurements **TEST EQUIPMENT:** - 1 10 dB Attenuator - 2 Function Generators - 1 Heterodyne Monitor - 1 Measuring Receiver - 1 Oscilloscope - 1 Power Sensor - 2 RF Signal Generators - 1 Spectrum Analyzer #### **PROCEDURE** Frequency Measurement Test Setup Diagram Figure 25 ## **UUT TRANSMITTER FREQUENCY** - 1. Connect test equipment as shown in 2-2-2, Figure 25 with both Function Generators initially connected to Oscilloscope Channel 2. - 2. Set up Function Generator #1 for two 0.45 $\mu$ s wide pulses (1.5 V<sub>P</sub>), 20.3 $\mu$ s apart (simulated Mode A reply, F<sub>1</sub>-F<sub>2</sub>) and triggered off sync pulse from the ATC-601 COMM Connector (3), Pin 1. Delay start of F<sub>1</sub> until 11 $\mu$ s after sync pulse. - 3. Set Function Generator #2 for a 118 Hz square wave output. Adjust amplitude and dc offset so only half of simulated Mode A replies are above ground potential. Refer to 2-2-2, Figure 26. - 4. Set RF Signal Generator to 1087 MHz at -4.6 dBm. - 5. Disconnect Function Generators from Oscilloscope Channel 2. Connect Function Generators to RF Signal Generator pulse modulation input. - 6. Press AUTO TEST Key (13) and use SELECT Keys (10) to enter Frequency Test screen. #### **PROCEDURE** 8116002 UUT Transmitter Frequency Modulation Signal Figure 26 7. Disconnect RF Signal Generator from ATC-601 ANTENNA Connector (16). **NOTE:** Disconnecting RF Signal Generator when starting test, sets ATC-601 to maximum sensitivity. - 8. Press RUN/STOP Key (9) to initiate test. - 9. Reconnect RF Signal Generator to ATC-601 ANTENNA Connector (16). - 10. Verify frequency measurement (±50 kHz). If not, perform Calibration Procedures according to 2-2-2, Table 15. - 11. Set RF Signal Generator to 1090 MHz. - 12. Verify frequency measurement (±50 kHz). If not, perform Calibration Procedures according to 2-2-2, Table 15. - 13. Set the RF Signal Generator to 1093 MHz. - 14. Verify frequency measurement (±50 kHz). If not, perform Calibration Procedures according to 2-2-2, Table 15. - 15. Press RUN/STOP Key (9) to terminate test. - 16. Disconnect test equipment. #### **UUT TRANSMITTER POWER** - 17. Connect RF Signal Generator through 3 dB Attenuator to ATC-601 ANTENNA Connector (16). - 18. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. #### **PROCEDURE** - 19. Set ATC-601 Signal Type to *DSP\_MEASURE*, PRF to *118* and Attenuation to Ø. - 20. Set RF Signal Generator for ATC-601 input of 1090 MHz at -4.6 dBm, considering 3 dB Attenuator. - 21. Press RUN/STOP Key (9) to initiate test. - 22. Verify 128 (Counts) is displayed in Diagnostics screen DATA: field. If not, perform Calibration Procedures according to 2-2-2, Table 15. - 23. Verify 2-2-2, Table 17; setting ATC-601 Test Set and RF Signal Generator accordingly. If ATC-601 fails to display correct count number, perform Calibration Procedures according to 2-2-2, Table 15. | SPECIFICATION | RF INPUT<br>LEVEL | ATTENU-<br>ATION: | DATA:<br>COUNT (±1 dB) | |---------------------|-------------------|-------------------|------------------------| | +57 dBm (Antenna) | -4.6 dBm | Ø | 128 (114 to 143) | | +48.5 dBm (Antenna) | -12.9 dBm | Ø | Ø49 (Ø44 to Ø55) | | +46.5 dBm (Direct) | -1.75 dBm | 2Ø | Ø56 (Ø5Ø to Ø63) | | +59 dBm (Direct) | +10.75 dBm | 4Ø | Ø75 (Ø67 to Ø84) | **NOTE:** UUT Transmitter Power Specification Verification is based on following three equations: RF Input Level = 20 • log(Count) + (ATTENUATION:)/2 - 46.74 ERP = RF Input Level + Cable Loss - Antenna Gain + Path Loss Direct Connection Peak Pulse Power = RF Input Level + 48.25 ## Power Measurement Data Table 17 - 24. Press RUN/STOP Key (9) to terminate test. - 25. Disconnect test equipment. ## **UUT RECEIVER SENSITIVITY** NOTE: UUT receiver sensitivity level is directly related to output level. Both are verified in 2-2-2F(1), Steps 9 through 13. ## **PROCEDURE** ### **REPLY DELAY** Reply Delay Test Setup Diagram Figure 27 - 26. Connect test equipment as shown in 2-2-2, Figure 27, initially connecting pulse modulated RF Signal Generator #2 to Function Generator and ATC-601 ANTENNA Connector (16). Connect LO source RF Signal Generator #1 to Heterodyne Monitor. - 27. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. - 28. Set ATC-601 Signal Type to ATC\_C, PRF to 235 and Attenuation to Ø. - 29. Press the RUN/STOP Key (9) to initiate test. - 30. Set RF Signal Generator #2 to 1090 MHz at -4.6 dBm. - 31. Using Oscilloscope Channel 2, set Function Generator output for two 0.45 $\mu$ s wide pulses, spaced 20.3 $\mu$ s apart (simulated Mode C reply, F<sub>1</sub>-F<sub>2</sub>) and triggered off sync pulse from ATC-601 COMM Connector (3), Pin 1. Delay start of F<sub>1</sub> until 24 $\mu$ s after sync pulse. - 32. Disconnect RF Signal Generator #2 from ATC-601 ANTENNA Connector (16). Connect Heterodyne Monitor to ATC-601 ANTENNA Connector (16). ## **PROCEDURE** - 33. Set LO source RF Signal Generator #1 to 1030 MHz at +5 dBm. - 34. Use $\Delta$ Time Start on Oscilloscope Channel 1 to reference rising edge of $P_3$ in interrogation. - 35. Disconnect Heterodyne Monitor from ATC-601 ANTENNA Connector (16). Connect pulse modulated RF Signal Generator #2 to Heterodyne Monitor. - 36. Set LO Source RF Signal Generator #1 to 1090 MHz. - 37. Use $\Delta$ Time Stop on Oscilloscope Channel 1 to reference rising edge of F<sub>1</sub> in simulated reply. - 38. Record ATime measurement. - 39. Press the RUN/STOP Key (9) to terminate test. - 40. Disconnect pulse modulated RF Signal Generator #2 from Heterodyne Monitor. Connect pulse modulated RF Signal Generator #2 to ATC-601 ANTENNA Connector (16). - 41. Press AUTO TEST Key (13) and use SELECT Keys (10) to enter Reply Delay Test screen. - 42. Press RUN/STOP Key (9) to initiate test. - 43. Verify Mode C Reply Delay shown on ATC-601 equals reference measurement recorded in Step 38 (±100 ns). - 44. Press the RUN/STOP Key (9) to terminate test. - 45. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. - 46. Set ATC-601 Signal Type to **FMTØ**, PRF to **78** and Attenuation to Ø. - 47. Press RUN/STOP Key (9) to initiate test. - 48. Using Oscilloscope Channel 2, set Function Generator for two 0.50 $\mu$ s wide pulses, spaced 1.0 $\mu$ s apart (simulated start of Mode S reply, P<sub>1</sub>-P<sub>2</sub>) and triggered off sync pulse from ATC-601 COMM Connector (3), Pin 1. Delay start of reply pulse, P<sub>1</sub>, until 133.25 $\mu$ s after sync pulse. - 49. Disconnect RF Signal Generator #2 from ATC-601 ANTENNA Connector (16). Connect Heterodyne Monitor to ATC-601 ANTENNA Connector (16). - 50. Set LO source RF Signal Generator #1 to 1030 MHz. - 51. Use ΔTime Start on Oscilloscope Channel 1 to reference SPR in interrogation. #### **PROCEDURE** - 52. Disconnect ATC-601 ANTENNA Connector (16) from Heterodyne Monitor. Connect pulse modulated RF Signal Generator #2 to Heterodyne Monitor. - 53. Set LO Source RF Signal Generator #1 to 1090 MHz. - 54. Use $\Delta$ Time Stop on Oscilloscope Channel 1 to reference rising edge of F<sub>1</sub> in simulated reply. - 55. Record $\Delta$ Time measurement. - 56. Press RUN/STOP Key (9) to terminate test. - 57. Disconnect pulse modulated RF Signal Generator from Heterodyne Monitor. Connect pulse modulated RF Signal Generator #2 to ATC-601 ANTENNA Connector (16). - 58. Press AUTO TEST Key (13) and use SELECT Keys (10) to enter Reply Delay Test screen. - 59. Press RUN/STOP Key (9) to initiate test. - 60. Verify Mode S Reply Delay shown on ATC-601 equals reference measurement recorded in Step 55 (±100 ns). - 61. Press RUN/STOP Key (9) to terminate test. #### **REPLY JITTER** - 62. Connect test equipment as shown in 2-2-2, Figure 28. - 63. Set Function Generator #1 for two 0.45 $\mu$ s wide pulses, spaced 20.3 $\mu$ s apart (simulated Mode C reply, F<sub>1</sub>-F<sub>2</sub>) and triggered off sync pulse from ATC-601 COMM Connector (3), Pin 1. Delay start of F<sub>1</sub> until 24 $\mu$ s after sync pulse. - 64. Set Function Generator #2 for square wave modulation to vary delay 0.05 μs at rate of 100 Hz. - 65. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. - 66. Set ATC-601 Signal Type to $ATC_C$ , PRF to 235 and Attenuation to $\emptyset$ . - 67. Press RUN/STOP Key (9) to initiate test. - 68. Use Oscilloscope Channel 2 to measure jitter on F<sub>1</sub> of simulated reply (time between minimum and maximum reply delays [P<sub>3</sub> to F<sub>1</sub>]). - 69. Press RUN/STOP Key (9) to terminate test. - 70. Press AUTO TEST Key (13) and use SELECT Keys (10) to enter Reply Jitter Test screen. #### **PROCEDURE** Reply Jitter Test Setup Diagram Figure 28 - 71. Press RUN/STOP Key (9) to initiate test. - 72. Verify Mode C Reply Jitter shown on ATC-601 equals measured value from Step 68 (±50 ns). - 73. Press RUN/STOP Key (9) to terminate test. - 74. Set Function Generator #1 for two 0.50 $\mu$ s wide pulses, spaced 1.0 $\mu$ s apart (simulated start of Mode S reply, P<sub>1</sub>-P<sub>2</sub>) and triggered off sync pulse from ATC-601 COMM Connector (3), Pin 1. Delay start of reply pulse, P<sub>1</sub>, until 133.25 $\mu$ s after sync pulse. - 75. Set Function Generator #2 for square wave modulation to vary delay 0.05 $\mu s$ at rate of 100 Hz. - 76. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. - 77. Set ATC-601 Signal Type to $FMT\emptyset$ , PRF to 78 and Attenuation to $\emptyset$ . - 78. Press RUN/STOP Key (9) to initiate test. - 79. Use Oscilloscope Channel 2, to measure jitter on $P_1$ of simulated reply (time between minimum and maximum reply delays [SPR to $P_1$ ]). #### **PROCEDURE** - 80. Press RUN/STOP Key (9) to terminate test. - 81. Press AUTO TEST Key (13) and use SELECT Keys (10) to enter Reply Jitter Test screen. - 82. Press RUN/STOP Key (9) to initiate test. - 83. Verify Mode S Reply Jitter shown on ATC-601 equals measured value from Step 79 ( $\pm 50$ ns). - 84. Press RUN/STOP Key (9) to terminate test. ## F<sub>1</sub> TO F<sub>2</sub> SPACING - 85. Disconnect Function Generator #2 from Function Generator #1. Connect test equipment according to 2-2-2, Figure 27, with RF Signal Generator #2 connected to ATC-601 ANTENNA Connector (16). - 86. Set Function Generator output for two 0.45 $\mu$ s wide pulses, spaced 20.3 $\mu$ s apart (simulated Mode C reply, F<sub>1</sub>-F<sub>2</sub>) and triggered off sync pulse from ATC-601 COMM Connector (3), Pin 1. Delay start of F<sub>1</sub> until 24 $\mu$ s after sync pulse. - 87. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. - 88. Set ATC-601 Signal Type to ATC\_C, PRF to 235 and Attenuation to Ø. - 89. Press RUN/STOP Key (9) to initiate test. - 90. Measure F<sub>1</sub> to F<sub>2</sub> spacing on Oscilloscope. - 91. Press RUN/STOP Key (9) to terminate test. - 92. Press AUTO TEST Key (13) and use SELECT Keys (10) to enter ATCRBS Reply Test screen. - 93. Press RUN/STOP Key (9) to initiate test. - 94. Verify $F_1$ to $F_2$ spacing shown on ATC-601 equals measured value from Step 90 ( $\pm 50$ ns). - 95. Press RUN/STOP Key (9) to terminate test. ## F1 AND F2 PULSE WIDTH - 96. Disconnect pulse modulated RF Signal Generator #2 from ATC-601 ANTENNA Connector (16). Reconnect RF Signal Generator #2 to Heterodyne Monitor. Refer to 2-2-2, Figure 27. - 97. Set LO Source RF Signal Generator to 1090 MHz. ## **PROCEDURE** - 98. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. - 99. Set ATC-601 Signal Type to ATC C, PRF to 235 and Attenuation to Ø. - 100. Press RUN/STOP Key (9) to initiate test. - 101. Measure both F<sub>1</sub> and F<sub>2</sub> pulse widths on Oscilloscope. - 102. Press RUN/STOP Key (9) to terminate test. - 103. Disconnect pulse modulated RF Signal Generator #2 from Heterodyne Monitor. Connect RF Signal Generator #2 to ATC-601 ANTENNA Connector (16). - 104. Press AUTO TEST Key (13) and use SELECT Keys (10) to enter ATCRBS Reply Test screen. - 105. Press RUN/STOP Key (9) to initiate test. - 106. Verify F<sub>1</sub> and F<sub>2</sub> pulse widths shown on ATC-601 equal respective measured values from Step 101 (±50 ns). - 107. Press RUN/STOP Key (9) to terminate test. ## **SQUITTER PERIOD** - **NOTE:** Squitter Period uses same timer used for output of interrogations at maximum PRF. The $\pm 10$ ms Squitter Period Accuracy is verified when timing of interrogations, output at maximum PRF, is $\pm 10$ ms or less. - 108. Disconnect test equipment except for Oscilloscope Channel 2 to ATC-601 MONITOR Connector (19). - 109. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. - 110. Set ATC-601 Signal Type to $ATC\_C$ , PRF to 235 and Attenuation to $\emptyset$ . - 111. Press RUN/STOP Key (9) to initiate test. - 112. Verify time between interrogations is <5.0 ms. - 113. Press RUN/STOP Key (9) to terminate test. ## **DIVERSITY ISOLATION** - 114. Connect RF Signal Generator, providing 1090 MHz at -4.6 dBm, to ATC-601 ANTENNA Connector (16). - 115. Set ATC-601 Signal Type to $DSP\_MEASURE$ , PRF to 235 and Attenuation to $\varnothing$ . ## **PROCEDURE** - 116. Press the RUN/STOP Key (9) to initiate test. - 117. Record reading from ATC-601 Diagnostics screen DATA: field. - 118. Set RF Signal Generator for ATC-601 input of 1090 MHz at -24.6 dBm. - 119. Record reading from ATC-601 Diagnostics screen DATA: field. - 120. Press RUN/STOP Key (9) to terminate test. - 121. Verify following equation: 20 • log(Step 117 reading ÷ Step 119 reading) dB = 20 dB (±3 dB) ## (4) Overall ## **STEP** ## **PROCEDURE** - 1. Disconnect test equipment. - 2. Initiate Self Test according to 2-2-2H(3). # G. Verification Data Sheet | TEC | CHNICIAN: | DATE: | | |-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | | | ATC-601 S/N: | | | STE | P | DATA | RESULT | | (1) | Signal Gen | erator | | | | OUTPUT F | REQUENCY | | | | 6. | ATC-601 Transmit Frequency<br>1030 MHz (1029.090 to 1030.010 MHz) | | | | OUTPUT L | EVEL/RECEIVER SENSITIVITY | | | | 11. | ATC-601 Transmit Power<br>-7.6 dBm (-9.6 to -5.6 dBm) | | | | 12. | ATC-601 Transmit Power/UUT Receiver Sensitivity | | | | | Ø Attenuation -7.6 dBm (-9.6 to -5.6 dBm) 16 Attenuation -15.6 dBm (-17.6 to -13.6 dBm) 23 Attenuation -19.15 dBm (-21.15 to -17.15 dBm) 47 Attenuation -31.15 dBm (-33.15 to -29.15 dBm) | | | | DIRECT CO | DNNECTION | | | | 17. | Direct Connection Step 11 - 48.25 dB (±0.5 dB) | | | (2) | Pulse Char | acteristics | · . | | | SPACING | | | | | 6. | ATC (Mode A) P <sub>1</sub> to P <sub>3</sub> Pulse Spacing<br>8.00 μs (7.95 to 8.05 μs) | | | | 10. | ATC (Mode C) P <sub>1</sub> to P <sub>3</sub> Pulse Spacing<br>21.00 μs (20.95 to 21.05 μs) | | | | 14. | Mode S P <sub>1</sub> to P <sub>2</sub> Pulse Spacing<br>2.00 μs (1.95 to 2.05 μs) | | | | 15. | Mode S P <sub>1</sub> to P <sub>6</sub> Pulse Spacing<br>3.50 μs (3.45 to 3.55 μs) | | | | 19. | Mode S P <sub>1</sub> to SPR Pulse Spacing<br>4.75 μs (4.70 to 4.80 μs) | <del></del> | | STEP | DATA | RESULT | |------|---------------------------------------------------------------------------------------------------------------------------------|--------| | 22. | ATCBS Only All-Call (ITM A/short P4) P1 to P4 Pulse Spacing 10.00 μs (9.95 to 10.05 μs) | | | 26. | ATCRBS/Mode S All-Call (ITM C/long P <sub>4</sub> ) P <sub>1</sub> to P <sub>4</sub> Pulse Spacing 23.00 μs (22.95 to 23.05 μs) | | | 30. | P <sub>1</sub> Pulse Width 0.80 μs (0.75 to 0.85 μs) | | | 34. | P <sub>3</sub> Pulse Width 0.80 μs (0.75 to 0.85 μs) | | | 38. | P <sub>2</sub> Pulse Width 0.80 μs (0.75 to 0.85 μs) | - | | 42. | $P_{6}$ (short) Pulse Width $~16.25~\mu s$ (16.2 to 16.3 $\mu s)$ | | | 46. | $P_{6}$ (long) Pulse Width $30.25~\mu s$ (30.2 to 30.3 $\mu s)$ | | | 50. | P4 (short) Pulse Width $0.80~\mu s$ (0.75 to $0.85~\mu s$ ) | | | 54. | P <sub>4</sub> (long) Pulse Width 1.60 μs (1.55 to 1.65 μs) | | | 58. | P <sub>1</sub> Rise Time (50 to 100 ns) | | | 59. | P <sub>1</sub> Fall Time (50 to 200 ns) | | | 63. | SPR Transition Times ≤80 ns | | | 64. | P <sub>6</sub> even Transition Amplitude (<4 dB difference) | (√) | | 74. | Phase Shift Measure Numbers | | | 75. | Phase Shift Accuracy (preferred method)<br>180° (170° to 190°) | | | 86. | Phase Shift Accuracy (alternate method) 0 ns (-13.9 to +13.9 ns) | | | 92. | Reference Point (MTL +4 dB) | | | 96. | (MTL -5 dB) difference from Reference Point<br>-9 dB (-10 to -8 dB) | | **STEP** DATA **RESULT** (3) UUT Measurements **UUT TRANSMITTER FREQUENCY** 10. Frequency 1087 MHz (1086.95 to 1087.05 MHz) 12. Frequency 1090 MHz (1089.95 to 1090.05 MHz) Frequency 1092 MHz (1092.95 to 1093.05 MHz) 14. **UUT TRANSMITTER POWER** \_\_\_\_(√) 22. -4.6 dBm (128 Counts) 23. -4.6 dBm, 128 Counts (114 to 143 Counts) -12.9 dBm, Ø49 Counts (Ø44 to Ø55 Counts) -1.75 dBm, Ø56 Counts (Ø5Ø to Ø63 Counts) +10.75 dBm, Ø75 Counts (Ø67 to Ø84 Counts) **REPLY DELAY** 38. Mode C Reply Delay measured time reference (ΔTime) 43. Mode C Reply Delay ATC-601 reading = reference $(\pm 100 \text{ ns})$ 55. Mode S Reply Delay measured time reference (ΔTime) 60. Mode S Reply Delay ATC-601 reading = reference ( $\pm 100 \text{ ns}$ ) **REPLY JITTER** 68. Mode C Reply Jitter measured time reference 72. Mode C Reply Jitter ATC-601 reading = reference $(\pm 50 \text{ ns})$ 79. Mode S Reply Jitter measured time reference 83. Mode S Reply Delay ATC-601 reading = reference $(\pm 50 \text{ ns})$ F<sub>1</sub> TO F<sub>2</sub> SPACING 90. F<sub>1</sub> to F<sub>2</sub> Spacing measured time reference 94. F<sub>1</sub> to F<sub>2</sub> Spacing ATC-601 reading = reference (±50 ns) | STE | P | DATA | RESULT | • | | |-----|----------------------|---------------------------------------------------------------------------------------------------------------------------------|--------|------|--| | | F1 TO F2 PULSE WIDTH | | | | | | | 101. | F <sub>1</sub> Pulse Width measured time reference | | - | | | | | F <sub>2</sub> Pulse Width measured time reference | | - | | | | 106. | F <sub>1</sub> Pulse Width ATC-601 reading = reference (±50 ns) F <sub>2</sub> Pulse Width ATC-601 reading = reference (±50 ns) | | - | | | | SQUITTER | PERIOD | | | | | | 112. | Squitter Period (time between interrogations is <5.0 ms) | | _(√) | | | | DIVERSIT | SOLATION | | | | | | 117. | Diversity Isolation -4.6 dBm DATA: field reading | | - | | | | 119. | Diversity Isolation -24.6 dBm DATA: field reading | | - | | | | 121. | Diversity Isolation 20 dB (17 to 23 dB) | | - | | | (4) | Overall | | | | | | | 2. | Self Test All Modules/Assemblies Passed. | • | _(√) | | #### H. Calibration Refer to 2-2-2, Figure 29 for test points and adjustments. (1) Power Supply TEST EQUIPMENT: 1 Digital Multimeter STEP ## **PROCEDURE** - 1. Verify ATC-601 is Off and not connected to an external power source. - 2. Remove 12 securing screws and lift Chassis Assembly from Case Assembly. - 3. Connect ac power cable to AC PWR Connector (7) and verify CHARGE Indicator (1) illuminates green. NOTE: CHARGE Indicator (1) illuminates green when battery contains full charge. - Connect Digital Multimeter to P/J11048 and verify 14.2 Vdc (±0.1 V). Adjust R14007 as needed. - 5. Press POWER Key (11) On. - Use Digital Multimeter to verify +5.1 Vdc (±0.05 V) between FL19008 and ground (GL16001). Adjust R14074 as needed. - 7. Use Digital Multimeter to verify +12 Vdc (±0.3 V) between FL19011 and ground (GL16001). - 8. Use Digital Multimeter to verify -12 Vdc (±0.3 V) between FL16002 and ground (GL16001). - Use Digital Multimeter to verify +11 Vdc (±0.25 V) between FL16005 and ground (GL16001). If not, remove RF Assembly according to Attenuator procedure, Steps 20 through 22 of 2-2-2H(2). Refer to Driver PC Board Assembly (2-2-3, Figure 44) and adjust R16054. NOTE: Older ATC-601 Test Sets do not have adjustment for +11 V. (2) RF Assembly **TEST EQUIPMENT:** 3 dB Attenuator ATC-1400A Transponder/DME Test Set Digital MultimeterFrequency CounterMeasuring Receiver 1 Oscilloscope 1 Power Meter 2 Power Sensors RF Signal Generator Spectrum Analyzer 1 Temperature Probe # **RIGHT SIDE VIEW** DETAIL **B** 8107012 Test Points and Adjustments Figure 29 ## **PROCEDURE** #### **LO SOURCE** - 1. Disconnect 10 MHz DCXO output (P16042) from J16042. - 2. Short TP16003 to ground. - 3. Connect test equipment according to 2-2-2, Figure 30. 4. Adjust R24022 (OFFSET) for 50% duty cycle trapezoid on Oscilloscope as shown in 2-2-2, Figure 31. 5. Set Spectrum Analyzer as follows: | CONTROL | SETTING | |--------------------------------|-----------------------| | Center Frequency<br>Scan Width | 1030 MHz<br>1 MHz/Div | | Bandwidth | 300 kHz | | Sweep Time | Slow | ## **PROCEDURE** - 6. Press SELF TEST Key (6) and either SELECT Key (10) to enter Diagnostics screen. - 7. Set ATC-601 Signal Type to CW and Attenuation to $\emptyset$ . - 8. Press RUN/STOP Key (9) to initiate test. - 9. Verify signal sweep is centered around 1030 MHz. - 10. Adjust R24026 (TUNING) and R24025 (DEVIATION) for 1025.5 MHz to 1034.5 MHz sweep width. - 11. Disconnect short at TP16003. - 12. Reconnect P16042 to J16042. - 13. Adjust R24022 (OFFSET) to center signal on 1025.5 MHz. - 14. Verify offset voltage at TP16003 is <10 mV from offset voltage written on RF Assembly. Refer to 2-2-2, Figure 29. - 15. Adjust R24022 (OFFSET) to center signal on 1034.5 MHz. - 16. Verify offset voltage at TP16003 is <10 mV from offset voltage written on RF Assembly. - 17. Adjust R24022 (OFFSET) for 1030 MHz on Spectrum Analyzer and TP16003 offset voltage to equal offset voltage written on RF Assembly. - 18. Press RUN/STOP Key (9) to terminate test. - 19. Disconnect test equipment. #### **ATTENUATOR** - 20. Press POWER Key (11). (ATC-601 power is Off.) - 21. Refer to 2-2-2, Figure 29 and remove six screws from Chassis Assembly (Rear View). - 22. Carefully lift out RF Assembly, applying only minimal stress on connecting cables. - 23. Press POWER Key (11). - 24. Set ATC-601 Signal Type to DSP MEASURE = and Attenuation to 80. - 25. Press RUN/STOP Key (9) to initiate test. - 26. Adjust R20009 (ZERO VOLT ADJ) for 0 V at TP20001. - 27. Remove P31040 from J31040 and connect test equipment as shown in 2-2-2, Figure 32. ## **PROCEDURE** Attenuator VSWR Test Setup Diagram Figure 32 - 28. Terminate ATC-601 ANTENNA Connector (16) with Connector Cover providing 50 $\Omega$ load. - 29. Set RF Signal Generator to 1060 MHz at 0 dBm. - Set Spectrum Analyzer to 1060 MHz center frequency and 10 MHz/Div scan width. - 31. Adjust R20019 (VSWR 50 dB ADJ) for lowest signal level on Spectrum Analyzer. - 32. Disconnect test equipment and reconnect P31040 to J31040. - 33. Set ATC-601 Attenuation to Ø. - 34. Remove P16039 from J16039 and connect test equipment as shown in 2-2-2, Figure 33. - 35. Set RF Signal Generator for ATC-601 input of 1090 MHz at -4.6 dBm, considering 3 dB Attenuator. - 36. Record and set displayed level as zero reference on Measuring Receiver. - 37. Set ATC-601 Attenuation to 8Ø. - 38. Adjust R20010 (50 dB ADJ OFFSET) for -40 dB on Measuring Receiver. - 39. Set ATC-601 Attenuation to 20. - 40. Adjust R20016 (10 dB ADJ SLOPE) for -10 dB on Measuring Receiver. ## **PROCEDURE** Attenuator Test Setup Diagram Figure 33 - 41. Set ATC-601 Attenuation to Ø. - 42. Verify Measuring Receiver is at level recorded in Step 36. - 43. Press RUN/STOP Key (9) to terminate test. - 44. Disconnect test equipment and reconnect P16039 to J16039. ## **ISOLATION NULL** - 45. Disconnect 30 MHz Receive IF input (P17034) from J17034. - 46. Terminate ATC-601 ANTENNA Connector (16) with Connector Cover providing 50 $\Omega$ load. - 47. Connect Spectrum Analyzer (center frequency at 30 MHz) to J17034. - 48. Set ATC-601 Signal Type to CW and Attenuation to $\emptyset$ . - 49. Press RUN/STOP Key (9) to initiate test. - 50. Adjust R22062 (ISOLATION) and C22055 for maximum signal nullification at 30 MHz. - 51. Adjust R22062 (ISOLATION) for -6 dBm signal level. - 52. Press RUN/STOP Key (9) to terminate test. - 53. Disconnect Spectrum Analyzer from J17034. - 54. Reconnect P17034 to J17034. ## **PROCEDURE** ## **GENERATOR OUTPUT POWER** - 55. Connect Measuring Receiver (set for 1030 MHz) through Power Sensor and 3 dB Attenuator to ATC-601 ANTENNA Connector (16). - 56. Press RUN/STOP Key (9) to initiate test. - 57. Adjust R22049 (TX GAIN) for ATC-601 output of -7.6 dBm. Measuring Receiver displays -7.6 less attenuation provided by 3 dB Attenuator. - 58. Press RUN/STOP Key (9) to terminate test. ## **GENERATOR IMAGE** - 59. Disconnect Power Sensor from 3 dB Attenuator. - 60. Connect Spectrum Analyzer through 3 dB Attenuator to ATC-601 ANTENNA Connector (16). - 61. Set Spectrum Analyzer as follows: | CONTROL | | SETTING | |---------|-----------|---------| | | 4000 1111 | | Center Frequency Amp Scale 1060 MHz 10 dB/Div Scan Width 10 MHz/Div - 62. Press RUN/STOP Key (9) to initiate test. - 63. Position peak amplitude point of 1030 MHz signal at top major graticule. - 64. Verify 1090 MHz signal level is >30 dB below 1030 MHz signal level in Step 63. If not, adjust C18013 and C18016 (1090 MHz NULL PHASE ADJ) and either R18013 or R18015 (1090 MHz NULL AMPLITUDE ADJ). NOTE: One resistor (R18013 or R18015) must remain fully cw for correct ATC-601 operation. NOTE: Older ATC-601 Test Sets require removal of SSB Mixer Cover to make adjustments in Step 64. SSB Mixer Cover removal is performed in Mixer PC Board Disassembly, 2-3-1C(7)(d). Adjustments are shown in 2-2-3, Figure 44. ## LO NULL - 65. Adjust R18007 and R18008 (1060 MHz NULL ADJ) until signal level is >40 dB below 1030 MHz signal level in Step 63. - 66. Press RUN/STOP Key (9) to terminate test. ## **PROCEDURE** ## RECEIVE IMAGE 67. Disconnect 30 MHz (P17034) from J17034 and connect test equipment according to 2-2-2, Figure 34. Receive Image Test Setup Diagram Figure 34 - 68. Set ATC-601 Signal Type to **DSP\_MEASURE** and Attenuation to **Ø**. - 69. Press RUN/STOP Key (9) to initiate test. - 70. Set RF Signal Generator for ATC-601 input of 1090 MHz at 0.0 dBm, considering 3 dB Attenuator. - 71. Position peak amplitude point of 1090 MHz signal at top major graticule. - 72. Set RF Signal Generator for ATC-601 input of 1030 MHz at 0.0 dBm, considering 3 dB Attenuator. - 73. Verify 1030 MHz signal level is >15 dB below reference level in Step 71. - 74. Press RUN/STOP Key (9) to terminate test. ## **RECEIVE POWER** - 75. Set RF Signal Generator for ATC-601 input of 1090.06 MHz at -4.6 dBm, considering 3 dB Attenuator. - 76. Press RUN/STOP Key (9) to initiate test. - 77. Adjust R22073 (RX GAIN) for 0.0 dBm output at J17034. - 78. Press RUN/STOP Key (9) to terminate test. ## **PROCEDURE** ## **ISOLATION RESET** - 79. Disconnect Spectrum Analyzer from J17034. - 80. Connect Measuring Receiver through Power Sensor to J17034. - 81. Disconnect RF Signal Generator from ATC-601 ANTENNA Connector (16). - 82. Terminate ATC-601 ANTENNA Connector (16) with Connector Cover providing 50 $\Omega$ load. - 83. Set ATC-601 Signal Type to CW and Attenuation to $\varnothing$ . - 84. Press RUN/STOP Key (9) to initiate test. - 85. Adjust R22062 (ISOLATION) for -6 dBm signal level on Measuring Receiver. - 86. Press RUN/STOP Key to terminate test. - 87. Disconnect test equipment. ## **DETECTOR PULSE WIDTH** 88. Connect test equipment according to 2-2-2, Figure 35. (Connect Power Meter through Power Sensor.) Detector Pulse Width Test Setup Diagram Figure 35 ## PROCEDURE 89. Set ATC-1400A as follows: . . . . . . . . . | CONTROL | SETTING | |----------------------------------|---------------| | CW/NORM/OFF Switch | CW | | To/TAC/Tp Switch | To | | PRF/SQTR Thumbwheels | 3000 | | FREQ/FUNCTION SELECT Thumbwheels | 1090 MHz XPDR | | XPDR PULSE WIDTH Thumbwheels | 0.45 us | - 90. Set ATC-601 Signal Type to DSP MEASURE and Attenuation to Ø. - 91. Adjust ATC-1400A RF LEVEL Control to obtain Power Meter levels of +3, -12 and -27 dBm. Record ATC-1400A RF LEVEL -dBm Display reading for each level. - 92. Disconnect Power Meter from J17034. - 93. Disconnect P19033 from J19033. - 94. Connect P19033 to J17034. - 95. Set ATC-1400A RF LEVEL Control to -12 dBm reference established in Step 91 and CW/NORM/OFF Switch to NORM setting. - 96. Adjust R21058 (PULSE WIDTH) for 0.45 $\mu s$ detector pulse width on Oscilloscope. - 97. Vary ATC-1400A RF LEVEL Conrol to +3 and -27 dBm reference levels established in Step 91 and verify pulse width changes <40 ns from 0.45 $\mu s$ . - 98. Disconnect P19033 from J17034 and reconnect P19033 to J19033. - 99. Disconnect test equipment. ## **DIRECT CONNECT SET** - 100. Connect test equipment according to 2-2-2, Figure 36 with 3 dB Attenuator initially connected to ATC-601 ANTENNA Connector (16). - 101. Set ATC-601 Signal Type to $DSP\_MEASURE$ , PRF to 235 and Attenuation to $\varnothing$ . - 102. Press RUN/STOP Key (9) to initiate test. - 103. Set RF Signal Generator for ATC-601 input of 1090.06 MHz at -14.6 dBm, considering 3 dB Attenuator. - 104. Record and set displayed level as zero reference on Measuring Receiver. - 105. Disconnect 3 dB Attenuator from ATC-601 ANTENNA Connector (16) and connect 3 dB Attenuator to ATC-601 RF I/O Connector (15). ## **PROCEDURE** Direct Connect Set Test Setup Diagram Figure 36 - 106. Terminate ATC-601 ANTENNA Connector (16) with Connector Cover providing 50 $\Omega$ load. - 107. Adjust R20020 (DIRECT CONNECT POWER ADJ) until Measuring Receiver indicates 48.25 dB below reference level set in Step 104. - 108. Press RUN/STOP Key (9) to terminate test. - 109. Disconnect test equipment. ## **RF BIT DETECTOR SET** - 110. Press POWER Key (11). (ATC-601 power is Off.) - 111. Remove Front Panel Pulse PC Board Assembly as needed to connect Digital Multimeter (+) lead to TP27035 and (-) lead to TP27008 (ground). - 112. Reinstall Front Panel Pulse PC Board Assembly. - 113. Press POWER Key (11). - 114. Set ATC-601 Signal Type to CW\_P4 and Attenuation to Ø. - 115. Verify Digital Multimeter reads 10 to 50 mV (close to 50 mV is nominal) with no RF (no signal activated). Adjust R20029 (ZERO ADJ) as needed. - 116. Press RUN/STOP Key (9) to initiate test. - 117. Verify Digital Multimeter indicates 2.80 V. Adjust R20032 (RF DET ADJ) as needed. - 118. Repeat Steps 115 through 117 until no adjustment is needed. ## **PROCEDURE** - 119. Press RUN/STOP Key (9) to terminate test. - 120 Disconnect Digital Multimeter from test points, removing and reinstalling Front Panel Pulse PC Board Assembly as necessary. ## **OSCILLATOR COMPENSATION** - 121. Connect ATC-601 ANTENNA Connector (16) to Frequency Counter. - 122. Set Frequency Counter for 10 Hz resolution. - 123. Set ATC-601 Signal Type to CW and Attenuation to $\varnothing$ . - 124. Press RUN/STOP Key (9) to initiate test. CAUTION: DO NOT SHORT TEMPERATURE PROBE TO ASSEMBLY WHILE MAKING CONTACT WITH COMPONENTS OR TRACKS ON ANALOG IF PC BOARD. - 125. Insert Temperature Probe (connected to Digital Multimeter) through R22001 adjustment hole and obtain CR22001 temperature reading. - 126. Record FL19007 voltage required for temperature obtained in Step 125 as specified in 2-2-2, Table 18. | CR22001 (°C) | FL19007 (Vdc) | CR22001 (°C) | FL19007 (Vdc) | |--------------|---------------|--------------|---------------| | 20 | 2.93 | 35 | 3.08 | | 21 | 2.94 | 36 | 3.09 | | 22 | 2.95 | 37 | 3.10 | | 23 | 2.96 | 38 | 3.11 | | 24 | 2.97 | 39 | 3.12 | | 25 | 2.98 | 40 | 3.13 | | 26 | 2.99 | 41 | 3.14 | | 27 | 3.00 | 42 | 3.15 | | 28 | 3.01 | 43 | 3.16 | | 29 | 3.02 | 44 | 3.17 | | 30 | 3.03 | 45 | 3.18 | | 31 | 3.04 | 46 | 3.19 | | 32 | 3.05 | 47 | 3.20 | | 33 | 3.06 | 48 | 3.21 | | 34 | 3.07 | 49 | 3.22 | Oscillator Compensation Table 18 ## **PROCEDURE** - 127. Connect Digital Multimeter (+) lead to FL19007 and (-) lead to ground. - 128. Verify FL19007 voltage equals voltage recorded in Step 126. Adjust R22001 as needed. - 129. Verify frequency output is 1030 MHz (±200 Hz). Adjust C22004 as needed. - 130. Press RUN/STOP Key (9) to terminate test. - 131. Disconnect test equipment. ## (3) System **TEST EQUIPMENT:** 3 dB Attenuator 1 Digital Multimeter 1 Measuring Receiver 1 Oscilloscope 1 Power Sensor1 RF Signal Generator 1 Spectrum Analyzer STEP ## **PROCEDURE** #### **SELF TEST** - 1. Press SELF TEST Key (6) and RUN/STOP Key (9) to initiate Self Test. - 2. Verify all modules/assemblies passed test. If not, refer to 1-2-3 in ATC-601 Operation Manual (Revision 1 or later). - 3. Reinstall RF Assembly into Chassis Assembly and secure by tightening six screws on Chassis Assembly (Rear View). ## RECEIVE POWER SYSTEM RECHECK - 4. Disconnect P17034 from J17034 and connect test equipment as shown in 2-2-2, Figure 36 with 3 dB Attenuator connected to ATC-601 ANTENNA Connector (16). - 5. Set ATC-601 Signal Type to $DSP\_MEASURE$ , PRF to 235 and Attenuation to $\mathcal{O}$ . - Set RF Signal Generator for ATC-601 input of 1090.06 MHz at -14.6 dBm, considering 3 dB Attenuator. - 7. Press RUN/STOP Key (9) to initiate test. - 8. Record and set displayed level as zero reference on Measuring Receiver. - 9. Set RF Signal Generator for ATC-601 input of 1090.06 MHz at -4.6 dBm, considering 3 dB Attenuator. ## **PROCEDURE** - Subtract 10 dB from Measuring Receiver reading to obtain compression error. - 11. Calculate correct count number using following equation: Counts = 128 • 10<sup>(compression error/20)</sup> - 12. Disconnect Power Sensor from J17034. - 13. Reconnect P17034 to J17034. - 14. Verify ATC-601 Diagnostics screen *DATA*: field displays count number calculated in Step 11. Adjust R22073 (RX GAIN) as needed. - 15. Press RUN/STOP Key (9) to terminate test. ## **ISOLATION SYSTEM RECHECK** - 16. Adjust RF Signal Generator output level (at 1090 MHz) until ATC-601 Diagnostics screen *DATA*: field displays *64*. - 17. Disconnect P17034 from J17034. - 18. Connect Oscilloscope Channel 1 to J17034. - Adjust Oscilloscope for full screen view of signal. Record signal level as reference. - 20. Disconnect RF Signal Generator. - 21. Terminate ATC-601 ANTENNA Connector (16) with Connector Cover providing 50 $\Omega$ load. - 22. Set ATC-601 Signal Type to CW. - 23. Press RUN/STOP Key (9) to initiate test. - 24. Verify signal level equals reference level in Step 19. Adjust R22062 (ISOLATION) as needed. - 25. Press RUN/STOP Key (9) to terminate test. - 26. Disconnect Oscilloscope from J17034. - 27. Reconnect P17034 to J7034. ## **GENERATOR POWER SYSTEM RECHECK** - 28. Connect Measuring Receiver through Power Sensor and 3 dB Attenuator to ATC-601 ANTENNA Connector (16). - 29. Set ATC-601 Signal Type to CW and Attenuation to $\emptyset$ . ## **PROCEDURE** - 30. Press RUN/STOP Key (9) to initiate test. - Verify ATC-601 output is -7.6 dBm, considering 3 dB Attenuator. Adjust R22049 (TX GAIN) as needed. NOTE: If output is adjusted >0.5 dB, resetting RF Bit Detector according to 2-2-2H(2), Steps 110 through 120 is required. 32. Press RUN/STOP Key (9) to terminate test. ## MIXER NULLS - 33. Disconnect Measuring Receiver and Power Sensor from 3 dB Attenuator. - 34. Connect Spectrum Analyzer to 3 dB Attenuator. - 35. Set ATC-601 Attenuation to Ø. - 36. Press RUN/STOP Key (9) to initiate test. - 37. Center 1030 MHz signal on Spectrum Analyzer with peak amplitude positioned at top major graticule. - 38. Center 1060 MHz signal on Spectrum Analyzer. Verify 1060 MHz signal amplitude is >40 dB less than 1030 MHz signal level. If not, adjust R18007 and R18008 (1060 MHz NULL ADJ) until lowest amplitude is achieved. - 39. Press RUN/STOP Key (9) to terminate test. - 40. Disconnect test equipment. - 41. Reinstall Chassis Assembly into Case Assembly and tighten 12 screws with 23 inch pounds (2.56 newton•meters) of torque. NOTE: Replacing nylon washers is recommended to maintain water resistance capability. ## I. Calibration Data Sheet | TECH | HNICIAN: | DATE: | and the second s | |-------|-----------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STEP | | ATC-601 S/N: | | | | | DATA | RESULT | | (1) | Power Sup | ply | | | | 3. | CHARGE Indicator illuminates green | (√ | | | 4. | +14.2 Vdc (+14.1 to +14.3 Vdc) | | | | 5. | +5.1 Vdc (+5.05 to +5.15 Vdc) | | | | 6. | +12 Vdc (+11.7 to +12.3 Vdc) | | | | 7. | -12 Vdc (-12.3 to -11.7 Vdc) | | | | 9. | +11 Vdc (+11.75 to +11.25 Vdc) | | | (2) I | RF Module | | | | , 1 | LO SOURC | E | | | | 9. | Signal sweep centered on 1030 MHz | (√ | | | 10. | 1025.5 MHz to 1034.5 MHz Minimum Sweep Width | (√ | | | 14. | Specified Offset Voltage (on RF Assembly) Offset Voltage at 1025.5 MHz Specified Offset Voltage (±<10 mV) | | | | 16. | Offset Voltage at 1034.5 MHz Specified Offset Voltage (±<10 mV) | | | | 17. | Offset Voltage adjustment | (√ | | | ATTENUAT | OR | | | | 26. | Attenuation Zero Volt adjustment | (√ | | | 31. | Attenuation VSWR adjustment | (√ | | | 36. | Receive Level at 0 dB Attenuation | | | | 38. | 40 dB Attenuation adjustment | (√ | | | 40. | 10 dB Attenuation adjustment | (√ | | | | · | | | STE | Р | DATA | RESULT | |----------------------|---------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 42. | Receive Level at 0 dB Attenuation (Step 36 level) | | | | ISOLATIO | | | | | 50. | 30 MHz Signal Nullification | (\strict{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sq}}}}}}}}}}}}} \end{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sq}}}}}}}}}}}} \end{\sqrt{\sqrt{\sqrt{\sq}}}}}}}}} \end{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sq}}}}}}}}}} \end{\sqrt{\sqrt{\sq}}}}}}}}} \endittindep\etitinfty}}}}}} \end{\sqrt{\sqrt{\sqrt{\eqs}}}}}}}} \en | | | 51. | 30 MHz Signal Level -6 dBm | | | | GENERAT | | | | | 57. | Generator Output Power -7.6 dBm | | | | GENERAT | | | | | 64. | 1090 MHz Signal Level<br>>30 dB below 1030 MHz Signal Level | (√) | | | LO NULL | | | | | 65. | 1060 MHz Signal Level<br>>40 dB below 1030 MHz Signal Level | (√) | | | RECEIVE IMAGE | | | | | 73. | 1030 MHz Receive Signal Level<br>>15 dB below 1030 MHz Signal Level | (√) | | | RECEIVE F | POWER | | | | 77. | Receive Power 0.0 dBm | (√) | | | ISOLATION | N RESET | | | | 85. | 30 MHz Signal Level -6 dBm | (\lambda) | | DETECTOR PULSE WIDTH | | | | | | 91. | RF Level Indication +3 dBm<br>-12 dBm<br>-27 dBm | | | | 96. | Detector Pulse Width 0.45 μs | (√) | | | 97. | Detector Pulse Width varies <40 ns | (√) | | | DIRECT CO | ONNECT SET | | | | 104. | RF Level (ANTENNA Connector) -14.6 dBm | | | | 107. | RF Level (RF I/O Connector) Step 104 - 48.25 dB | (√) | | STEP | DATA | RESULT | |------------|--------------------------------------------------------------|----------------------------------------| | BIT DE | TECTOR SET | | | 115. | Bit Detector Zero Voltage 10 to 50 mV | | | 117. | Bit Detector Active Voltage 2.80 V | | | OSCIL | LATOR COMPENSATION | | | 125. | Oscillator Compensation Diode Temperature | • | | 126. | Oscillator Voltage required for Diode temperature | | | 128. | Oscillator Voltage (Step 126 voltage) | | | 129. | Frequency Output<br>1030 MHz (1029.0008 to 1030.0002 MHz) | | | (3) System | ı | | | SELF 1 | rest | | | 2. | Self Test All Modules/Assemblies Passed. | (√) | | RECEI | VE POWER SYSTEM RECHECK | | | 8. | RF Signal Level -14.6 dBm | | | 10. | Receive Power Compression Error | ************************************** | | 11. | Calculated Counts 128 • 10 <sup>(compression error/20)</sup> | | | 14. | Receive Power Counts (Step 11 counts) | | | ISOLA | TION SYSTEM RECHECK | | | 19. | 30 MHz Signal Level (Receive) | | | 24. | 30 MHz Signal Level (Transmit) Step 19 Level | | | GENE | RATOR POWER SYSTEM RECHECK | | | 31. | Generator Power -7.6 dBm | | | MIXER | NULLS | | | 38. | 1060 MHz Signal Level<br>>40 dB below 1030 MHz Signal Level | (√ | ## 3. PC Boards and Schematics ## A. General This section contains component layout drawings for all PC Board Assemblies, Interconnect Diagrams and Circuit Schematics within the ATC-601. ## B. How To Use Schematics To trace coaxial cable conductors from one schematic to another, follow the procedure outlined in 2-2-3B(1). To trace conductors for multiple pin connectors, follow the procedure outlined in 2-2-3B(2). ## (1) Coaxial Cables ## **STEP** ## **PROCEDURE** - 1. Locate desired assembly on Interconnect Diagram. - 2. Locate desired coaxial cable on Interconnect Diagram. NOTE: Connectors are identified by reference designators. - 3. Follow coaxial cable on Interconnect Diagram to locate opposite end of conductor. Note coaxial cable reference designator and destination. - 4. Locate schematic of desired assembly in 2-2-3C. - 5. Locate reference designator of coaxial cable and continue tracing circuit. ## (2) Multiple Pin Connectors ### STEP ### PROCEDURE - 1. Locate desired module on Interconnect Diagram. - 2. Locate desired assembly multiple pin connector on Interconnect Diagram. **NOTE:** Connectors are identified by reference designators. - 3. Note reference designator of the mating connector. Note assembly or wire harness on which the connector is mounted or grouped. - 4. Locate schematic of desired assembly in 2-2-3C. - 5. Locate reference designator of multiple pin connector and corresponding pin number. Continue tracing circuit. # C. Alphabetical Index of Assemblies, Interconnect Diagrams and Circuit Schematics | TITLE | PAGE | |-------------------------------------------------------|------| | Analog IF Assembly | . 22 | | Analog IF Assembly Circuit Schematic | . 23 | | Analog IF PC Board Assembly | . 22 | | Attenuator PC Board Assembly | . 16 | | Attenuator PC Board Assembly Circuit Schematic | . 16 | | Composite Assembly | . 3 | | Composite Assembly Interconnect Diagram | | | Detector Assembly | | | Detector Assembly Circuit Schematic | . 21 | | Detector PC Board Assembly | . 20 | | Digital IF PC Board Assembly | . 8 | | Digital IF PC Board Assembly Circuit Schematic | | | Driver PC Board Assembly | | | Driver PC Board Assembly Circuit Schematic | . 24 | | Flat Antenna Assembly | | | Flat Antenna Assembly Circuit Schematic | . 10 | | Front Panel Assembly | . 25 | | Front Panel Assembly Circuit Schematic | . 25 | | Front Panel LED PC Board Assembly | | | Front Panel Pulse PC Board Assembly | | | Front Panel Pulse PC Board Assembly Circuit Schematic | . 12 | | Line Supply Assembly | | | Line Supply PC Board Assembly | | | Line Supply Assembly Circuit Schematic | | | LO Source PC Board Assembly | | | LO Source PC Board Assembly Circuit Schematic | . 19 | | Mixer PC Board Assembly | | | Mixer PC Board Assembly Circuit Schematic | . 17 | | Motherboard PC Board Assembly | | | Motherboard PC Board Assembly Circuit Schematic | | | Power Supply Assembly | | | Power Supply Assembly Circuit Schematic | | | Power Supply PC Board Assembly | | | Power Termination Assembly | . 26 | | RF Assembly | . 14 | | RF Assembly Interconnect Diagram | | | SSB Assembly | | | SSB Assembly Interconnect Diagram | | | Video Detector PC Board Assembly | | (0000-8140-0000-A4) Composite Assembly Figure 37 DETAIL A Power Supply Assembly (Sheet 1 of 2) Figure 38 ## NOTES: (UNLESS OTHERWISE SPECIFIED) - ALL REFERENCE NUMBERS CARRY AN ASSIGNED - DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: A. 7010-8130-500: 14000 (e.g. R1 IS R14001) - B. 7005-8140-500 : 23000 (e.g. J47 IS J23047) - ALL RESISTORS ARE 1/8W, 5% TOLERANCE. - ALL RESISTANCE IS EXPRESSED IN OHMS. - ALL CAPACITANCE IS EXPRESSED IN MICROFARADS. Power Supply Assembly (Sheet 2 of 2) Figure 38 ## NOTES: (UNLESS OTHERWISE SPECIFIED) - ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: - A. 7005-8141-800 : 33000 (e.g. J1 IS J33001) B. 7010-7430-400 : 15000 (e.g. R1 IS R15001) - 2. ALL RESISTORS ARE 1/4W, 5% TOLERANCE. - ALL RESISTANCE IS EXPRESSED IN OHMS. - ALL CAPACITANCE IS EXPRESSED IN MICROFARADS. Line Supply Assembly Figure 39 (LINLES: (UNLESS OTHERWISE SPECIFIED) 1. ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: A. 7010-8130-000 : 25000 (e.g. J1 IS J25001) Motherboard PC Board Assembly Figure 40 DETAIL A DETAIL **B** Digital IF PC Board Assembly (Sheet 1 of 2) Figure 41 CAUTION: CONTAINS PARTS AND ASSEMBLIES SUSCEPTIBLE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD). (UNLESS OTHERWISE SPECIFIED) ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: ALL CAPACITANCE IS EXPRESSED IN MICROFARADS. ALL INDUCTANCE IS EXPRESSED IN MICROHENRYS. Digital IF PC Board Assembly (Sheet 2 of 2) Figure 41 (7005-8140-600-D3) SUSCEPTIBLE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD). (UNLESS OTHERWISE SPECIFIED) - 1. ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: - A. 7005-8140-600 : 29000 (e.g. C1 IS C29001) - ALL CAPACITANCE IS EXPRESSED IN PICOFARADS. - ALL INDUCTANCE IS EXPRESSED IN NANOHENRYS. \* - INDICATES TRANSMISSION LINES OF OTHER THAN 50 OHMS IMPEDANCE WHICH CONSTITUTE CIRCUIT ELEMENTS. Flat Antenna Assembly Figure 42 Flat Antenna Assembly Circuit Schematic (0000-8140-600-D1) Front Panel Pulse PC Board Assembly (Sheet 1 of 3) Figure 43 Front Panel Pulse PC Board Assembly (Sheet 2 of 3) Figure 43 #### NOTES: (UNLESS OTHERWISE SPECIFIED) ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES: THIS ASSEMBLY CARRIES SERIES: A. 7010-8130-200 27000 (e.g. R1 IS R27001) ALL RESISTORS ARE 1/8W, 1% TOLERANCE. ALL RESISTANCE IS EXPRESSED IN OHMS. ALL CAPACITANCE IS EXPRESSED IN MICROFARADS. ALL INDUCTANCE IS EXPRESSED IN MICROHENRYS. 6 PINS NOT USED: P27015 4A-GA, 8A, 13A-27A, 29A, 30A, 2B-31B, 1C, 11C. JUMPER NOT INSTALLED UNDER NORMAL OPERATION. Front Panel Pulse PC Board Assembly (Sheet 3 of 3) Figure 43 (7005-8140-400-A4) RF Assembly (Sheet 1 of 11) Figure 44 SSB Interconnect Diagram (0000-8140-700-A) RF Assembly (Sheet 2 of 11) Figure 44 CAUTION: CONTAINS PARTS AND ASSEMBLIES SUSCEPTIBLE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD). ## NOTES: (UNLESS OTHERWISE SPECIFIED) ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: A. 7010-8130-900 31000 (e.g. C1 IS C31001) B. 7005-8140-700 16000 (e.g. C3 IS C16003) ALL RESISTORS ARE 1/8W, 1% TOLERANCE. ALL RESISTANCE IS EXPRESSED IN OHMS. ALL CAPACITANCE IS EXPRESSED IN PICOFARADS. \* - INDICATES TRANSMISSION LINES OF OTHER THAN 50 OHMS IMPEDANCE WHICH CONSTITUTE CIRCUIT ELEMENTS. RF Assembly (Sheet 3 of 11) Figure 44 Mixer PC Board Assembly (7010-8130-800-D) Mixer PC Board Assembly Circuit Schematic (0000-8130-800-C6) TOP VIEW (MOUNTED COMPONENTS) TOP VIEW (PRINTED CIRCUIT COMPONENTS) **BOTTOM VIEW** RF Assembly (Sheet 5 of 11) Figure 44 ## ١ (UNLESS OTHERWISE SPECIFIED) 1. ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: A. 7010-8132-000 24000 (e.g. R1 IS R24001) B. 7005-8140-700 16000 (e.g. C1 IS C16001) 2. ALL RESISTORS ARE 1/8W, 1% TOLERANCE. 3. ALL RESISTANCE IS EXPRESSED IN OHMS. ALL CAPACITANCE IS EXPRESSED IN MICROFARADS. ALL INDUCTANCE IS EXPRESSED IN MICROHENRYS. 6. INSTALLED AT FINAL TEST. INDICATES TRANSMISSION LINES OF OTHER THAN 50 OHMS IMPEDANCE WHICH CONSTITUTE CIRCUIT ELEMENTS. > RF Assembly (Sheet 6 of 11) Figure 44 Detector Assembly (7005-8141-000-B3) RF Assembly (Sheet 7 of 11) Figure 44 (UNLESS OTHERWISE SPECIFIED) - 1. ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: - A. 7010-8531-000 21000 (e.g. R1 IS R21001) - B. 7005-8141-000 32000 (e.g. FL12 IS FL32012) - ALL RESISTORS ARE 1/8W, 1% TOLERANCE. ALL RESISTANCE IS EXPRESSED IN OHMS. - ALL CAPACITANCE IS EXPRESSED IN MICROFARADS. - ALL INDUCTANCE IS EXPRESSED IN MICROHENRYS. RF Assembly (Sheet 8 of 11) Figure 44 TOP VIEW **BOTTOM VIEW** RF Assembly (Sheet 9 of 11) Figure 44 RF Assembly (Sheet 10 of 11) Figure 44 - (UNLESS OTHERWISE SPECIFIED) - ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: A. 7010-8130-900 20000 (e.g. R1 IS R20001) ALL RESISTORS ARE 1/8W, 1% TOLERANCE. - ALL RESISTANCE IS EXPRESSED IN OHMS. - ALL CAPACITANCE IS EXPRESSED IN MIRCOFARADS. - ALL INDUCTANCE IS EXPRESSED IN MIRCOHENRYS. RF Assembly (Sheet 11 of 11) Figure 44 #### NOTES: (UNLESS OTHERWISE SPECIFIED) ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATOR SERIES. THIS ASSEMBLY CARRIES SERIES: A. 7005-8140-300 12000 (e.g. F1 IS F12001) B. 7005-8142-100 13000 (e.g. R1 IS R13001) C. 7010-8130-300 28000 (e.g. C1 IS C28001) D. 7010-8131-700 30000 (e.g. CR1 IS CR30001) ALL RESISTORS ARE 1/8W, 1% TOLERANCE. ALL RESISTANCE IS EXPRESSED IN OHMS. ALL CAPACITANCE IS EXPRESSED IN PICOFARADS. ALL INDUCTANCE IS EXPRESSED IN MICROHENRYS. 6. 20W, AVERAGE/1kW, PEAK. \* - INDICATES TRANSMISSION LINES OF OTHER THAN 50 OHMS IMPEDANCE WHICH CONSTITUTE CIRCUIT ELEMENTS. > Front Panel Assembly (Sheet 1 of 2) Figure 45 Power Termination PC Board (1700-8122-100-A1) TOP VIEW TOP VIEW **BOTTOM VIEW** Video Detector PC Board Assembly (7010-8131-700-C) Front Panel LED PC Board Assembly (7010-8130-300-B2) Front Panel Assembly (Sheet 2 of 2) Figure 45 # SECTION 3 - DISASSEMBLY/REASSEMBLY # 1. Disassembly # A. General Contains instructions necessary to remove and disassemble assemblies within the ATC-601. | PROCEDURE | PAGE | |------------------------------------------|------| | Storage Compartment and Chassis Assembly | . 5 | | Battery | . 7 | | ine Supply Assembly | . 7 | | Power Supply Assembly | . 9 | | Digital IF PC Board Assembly | . 11 | | Front Panel Pulse PC Board Assembly | . 11 | | RF Assembly | . 13 | | Front Panel Assembly | . 21 | | lat Antenna Assembly | . 28 | | Notherboard PC Board Assembly | . 30 | # **B. Preliminary Considerations** # (1) Tools Required | TOOL | SIZE | DESCRIPTION | |----------------|----------------------|-------------| | SCREWDRIVER | #2 #4 #6 | PHILLIPS | | SCREWDRIVER | #2 | SLOTTED | | WRENCH | 1/4" 3/16" | SOCKET | | WRENCH | 3/32" 0.05" | ALLEN | | WRENCH | 3/8" 1/4" 3/16" 5/8" | OPEN | | SOLDERING IRON | N/A | PIN-TYPE | # Disassembly Tools Table 1 # (2) Disassembly Precautions **CAUTION:** TAG EACH WIRE AND CABLE PRIOR TO REMOVAL. CAUTION: DO NOT BEND NOR TWIST SEMI-RIGID COAXIAL CABLES. CAUTION: DO NOT PLACE UNDUE STRAIN ON ANY WIRE OR CABLE. CAUTION: DO NOT DISCARD LOOSE ITEMS (NUTS, SCREWS, WASHERS, ETC.). **CAUTION:** DO NOT EXPOSE COMPONENTS TO EXCESSIVE HEAT WHEN REMOVING SOLDER. CAUTION: THE POWER SUPPLY PC BOARD ASSEMBLY, DIGITAL IF PC BOARD ASSEMBLY, FRONT PANEL PULSE PC BOARD ASSEMBLY, RF ASSEMBLY AND FRONT PANEL ASSEMBLY CONTAIN PARTS SENSITIVE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD). ALL PERSONNEL PERFORMING DISASSEMBLY SHOULD HAVE KNOWLEDGE OF ACCEPTED **ESD PRACTICES.** THIS EQUIPMENT CONTAINS PARTS SENSITIVE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD) THIS PAGE INTENTIONALLY LEFT BLANK. DETAIL A 8107026 Composite Assembly Breakdown Figure 1 # C. Disassembly Procedures (1) Storage Compartment and Chassis Assembly NOTE: Item numbers refer to 2-3-1, Figure 1 unless otherwise noted. # STEP - 1. Unlock fasteners (18) securing Storage Compartment (17) to Case Assembly (19). - 2. Remove Storage Compartment (17) from Case Assembly (19). - 3. Remove twelve screws (1) and nylon washers (2) from Front Panel Assembly (3). - 4. Lift Chassis Assembly (7) from Case Assembly (19). ATC-601 Test Set Rear View Figure 2 ### (2) Battery NOTE: Item numbers refer to 2-3-1, Figure 2 unless otherwise noted. #### **STEP** #### **PROCEDURE** - 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). - 2. Disconnect battery connector (P/J11048). - 3. Remove two screws (3) from the bottom of Chassis Assembly (2) and remove PC board retainer (15) (2-3-1, Figure 1). - 4. Remove two screws (4) from the bottom of Chassis Assembly (2) and remove battery cover (14) (2-3-1, Figure 1). - 5. Refer to 2-3-1, Figure 1, and pull ejector strap (9) to remove battery (10) from Chassis Assembly (7). - (3) Line Supply Assembly #### STEP #### **PROCEDURE** 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). NOTE: For Steps 2 through 4, item numbers refer to 2-3-1, Figure 2. - 2. Disconnect P/J33049A/B from Line Supply Assembly (7). - 3. Loosen three captive screws (1) securing Line Supply Assembly (7) to Chassis Assembly (2). - 4. Remove Line Supply Assembly (7) from Chassis Assembly (2). 8107018 Line Supply Assembly Breakdown Figure 3 #### **PROCEDURE** NOTE: For Steps 5 through 8, item numbers refer to 2-3-1, Figure 3. - 5. Remove four screws (3) securing Line Supply PC Board Assembly (2) to bracket assembly (1). - 6. Remove one screw (4) securing bridge rectifier (5) to bracket assembly (1). - 7. Remove one screw (9) securing transformer (6) to bracket assembly (1). - 8. Remove transformer (6), conical washer (8), two insulators (7), bridge rectifier (5) and Line Supply PC Board Assembly (2) from bracket assembly (1). - (4) Power Supply Assembly #### **STEP** #### **PROCEDURE** 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). NOTE: For Steps 2 and 3, item numbers refer to 2-3-1, Figure 2. - 2. Disconnect battery connector (P/J11048). - 3. Remove three screws (5) securing Power Supply Assembly to Chassis Assembly. NOTE: For Steps 4 and 5, item numbers refer to 2-3-1, Figure 1. - 4. Lift Power Supply Assembly (6), disconnecting J23047 from P23047. - 5. Remove Power Supply Assembly (6) from Chassis Assembly (7). Carefully guide battery cable (5) out from Line Supply Assembly cavity and through Power Supply Assembly cavity. Power Supply Assembly Breakdown Figure 4 #### **PROCEDURE** #### POWER SUPPLY PC BOARD ASSEMBLY NOTE: For Steps 6 through 11, item numbers refer to 2-3-1, Figure 4. - 6. Remove nine screws (5) from Power Supply Assembly. - 7. Remove cover (6) from Power Supply Assembly. - 8. Remove four screws (2), four nuts (10), four flat washers (9) and four shoulder washers (8) securing regulators and FETs (4) to enclosure (1). - 9. Remove two screws (11) securing J23047 to enclosure (1). - 10. Remove nine screws (7) securing Power Supply PC Board Assembly (3) to enclosure (1). - 11. Remove Power Supply PC Board Assembly (3) from enclosure (1). - (5) Digital IF PC Board Assembly NOTE: Item numbers refer to 2-3-1, Figure 1 unless otherwise noted. #### STEP #### **PROCEDURE** - 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). - 2. Remove two screws (4) (2-3-1, Figure 2) securing PC board retainer (15) to Chassis Assembly (7). - 3. Pull card ejector (14) and remove Digital IF PC Board Assembly (13) from Chassis Assembly (7). - (6) Front Panel Pulse PC Board Assembly NOTE: Item numbers refer to 2-3-1, Figure 1 unless otherwise noted. #### STEP - 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). - 2. Remove two screws (4) (2-3-1, Figure 2) securing PC board retainer (15) to Chassis Assembly (7). - 3. Disconnect P27051 and P27052 from Front Panel Pulse PC Board Assembly (11). - 4. Pull card ejector (12) and remove Front Panel Pulse PC Board Assembly (11) from Chassis Assembly (7). #### **PROCEDURE** #### POWER SUPPLY PC BOARD ASSEMBLY NOTE: For Steps 6 through 11, item numbers refer to 2-3-1, Figure 4. - 6. Remove nine screws (5) from Power Supply Assembly. - 7. Remove cover (6) from Power Supply Assembly. - 8. Remove four screws (2), four nuts (10), four flat washers (9) and four shoulder washers (8) securing regulators and FETs (4) to enclosure (1). - 9. Remove two screws (11) securing J23047 to enclosure (1). - 10. Remove nine screws (7) securing Power Supply PC Board Assembly (3) to enclosure (1). - 11. Remove Power Supply PC Board Assembly (3) from enclosure (1). - (5) Digital IF PC Board Assembly NOTE: Item numbers refer to 2-3-1, Figure 1 unless otherwise noted. #### STEP #### **PROCEDURE** - 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). - 2. Remove two screws (4) (2-3-1, Figure 2) securing PC board retainer (15) to Chassis Assembly (7). - 3. Pull card ejector (14) and remove Digital IF PC Board Assembly (13) from Chassis Assembly (7). - (6) Front Panel Pulse PC Board Assembly NOTE: Item numbers refer to 2-3-1, Figure 1 unless otherwise noted. #### **STEP** - 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). - 2. Remove two screws (4) (2-3-1, Figure 2) securing PC board retainer (15) to Chassis Assembly (7). - 3. Disconnect P27051 and P27052 from Front Panel Pulse PC Board Assembly (11). - 4. Pull card ejector (12) and remove Front Panel Pulse PC Board Assembly (11) from Chassis Assembly (7). 8107023 RF Assembly Breakdown Figure 5 # (7) RF Assembly NOTE: Item numbers refer to 2-3-1, Figure 1 unless otherwise noted. STEP #### **PROCEDURE** - 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). - 2. Refer to 2-3-1, Figure 2 and remove six screws (1) securing RF Assembly to Chassis Assembly (2). - 3. Carefully lift RF Assembly (20) up and out of Chassis Assembly (7), applying only minimal stress on connecting cables. - 4. Disconnect cables as follows: - P17037 (Front Panel Assembly) from J17037 (RF Assembly). - P17038 (Front Panel Assembly) from J17038 (RF Assembly). - P17027 (Front Panel Assembly) from J17027 (RF Assembly). - P17022 (Motherboard PC Board Assembly) from J17022 (RF Assembly). - P17023 (Motherboard PC Board Assembly) from J17023 (RF Assembly). - P17024 (Motherboard PC Board Assembly) from J17024 (RF Assembly). - P17021 (Motherboard PC Board Assembly) from J17021 (RF Assembly). - P17034 (Motherboard PC Board Assembly) from J17034 (RF Assembly). - P17035 (Motherboard PC Board Assembly) from J17035 (RF Assembly). - P17031 (Motherboard PC Board Assembly) from J17031 (RF Assembly). - P17030 (Front Panel Assembly) from J17030 (RF Assembly). - 5. Remove RF Assembly (20) from Chassis Assembly (7). - (a) Driver PC Board Assembly NOTE: Item numbers refer to 2-3-1, Figure 5 unless otherwise noted. **STEP** # **PROCEDURE** 1. Remove RF Assembly according to 2-3-1C(7). #### **PROCEDURE** - 2. Disconnect cables as follows: - P20062 (Detector Assembly) from J20062 (Driver PC Board Assembly). - P20025 (Analog IF Assembly) from J20025 (Driver PC Board Assembly). - P20026 (SSB Assembly) from J20026 (Driver PC Board Assembly). - 3. Remove four screws (6) securing Driver PC Board Assembly (7) to Analog IF cover (8). - 4. Remove Driver PC Board Assembly (7) from RF Assembly. # (b) Detector Assembly Detector Assembly Breakdown Figure 6 #### **PROCEDURE** NOTE: For Steps 1 through 5, item numbers refer to 2-3-1, Figure 5. - 1. Remove RF Assembly according to 2-3-1C(7). - 2. Disconnect cables as follows: - P20062 (Detector Assembly) from J20062 (Driver PC Board Assembly). - P32032 (Analog IF Assembly) from J32032 (Detector Assembly). - 3. Remove seven screws (1) securing Detector Assembly (4) to SSB Assembly (11). - 4. Remove Detector Assembly (4) from RF Assembly. #### **DETECTOR PC BOARD ASSEMBLY** 5. Loosen screw (3) and rotate Detector cover (2). NOTE: For Steps 6 through 8, item numbers refer to 2-3-1, Figure 6. - 6. Remove solder from Detector PC Board Assembly (3) at filter and connector junctions as follows: - FL32014 - J17030 - J17031 - FL32013 - FL32012 - J32032 - 7. Remove seven screws (2) securing Detector PC Board Assembly (3) to Detector Assembly (1). - 8. Remove Detector PC Board Assembly (3) from Detector Assembly (1). - (c) Analog IF Assembly # **STEP** #### **PROCEDURE** NOTE: For Steps 1 through 4, item numbers refer to 2-3-1, Figure 5. 1. Remove Detector Assembly according to 2-3-1C(7)(b). #### **PROCEDURE** - 2. Disconnect cables as follows: - P19036 (SSB Assembly) from J19036 (Analog IF Assembly). - P20025 (Analog IF Assembly) from J20025 (Driver PC Board Assembly). - P19033 (Detector Assembly) from J19033 (Analog IF Assembly). - P19060 (SSB Assembly) from J19060 (Analog IF Assembly). - 3. Remove five screws (5) securing Analog IF Assembly (9) to SSB Assembly (11). - 4. Remove Analog IF cover (8) and Analog IF Assembly (9) from RF Assembly. # **ANALOG IF PC BOARD ASSEMBLY** NOTE: For Steps 5 through 7, item numbers refer to 2-3-1, Figure 7. - 5. Remove solder from Analog IF PC Board Assembly (1) at filter and connector junctions as follows: - FL19010 - J19036 - J19033 - J17034 - FL19006 - FL19005 - FL19004 - FL19003 - FL19002 - FL19008 - J17035 - FL19011 - J19060 - FL19001 - FL19007 810702 Analog IF Assembly Breakdown Figure 7 8107024 SSB Assembly Breakdown Figure 8 #### **PROCEDURE** - 6. Remove fourteen screws (2) securing Analog IF PC Board Assembly (1) to Analog IF Assembly (3). - 7. Remove Analog IF PC Board Assembly (1) from Analog IF Assembly (3). - (d) SSB Assembly NOTE: Item numbers refer to 2-3-1, Figure 8 unless otherwise noted. #### **STEP** ## **PROCEDURE** 1. Remove RF Assembly according to 2-3-1C(7). #### MIXER PC BOARD ASSEMBLY - 2. Disconnect cables as follows: - P18041 from J18041 and P31040 from J31040 (Attenuator PC Board Assembly to Mixer PC Board Assembly). - P16039 (Analog IF Assembly) from J16039 (SSB Assembly). Refer to 2-3-1, Figure 5. - 3. Refer to 2-3-1, Figure 5 and remove four screws (13) securing Mixer cover (12) to SSB Assembly (11). - 4. Remove solder from Mixer PC Board Assembly (8) at filter and connector junctions as follows: - J16039 - FL16014 - J18041 - E18002 - 5. Remove J16039, FL16014 and J18041 from SSB Assembly (3). - 6. Remove five screws (5) securing Mixer PC Board Assembly (8) to SSB Assembly (3). - 7. Remove Mixer PC Board Assembly (8) from SSB Assembly (3). #### **PROCEDURE** #### ATTENUATOR PC BOARD ASSEMBLY - 8. Remove solder from Attenuator PC Board Assembly (4) at filter and connector junctions as follows: - J31040 - FL16012 - FL16011 - FL16010 - FL16009 - FL16008 - J17038 - FL16007 - J17037 - 9. Remove J31040, FL16012, FL16011, FL16010, FL16009, FL16008, J17038, FL16007 and J17037 from SSB Assembly (3). - 10. Remove nine screws (7) securing Attenuator PC Board Assembly (4) to SSB Assembly (3). - 11. Remove Attenuator PC Board Assembly (4) from SSB Assembly (3). # LO SOURCE PC BOARD ASSEMBLY - 12. Remove Analog Assembly according to 2-3-1C(7)(c). - 13. Refer to 2-3-1, Figure 5 and remove LO Source cover (10) from SSB Assembly (11). - 14. Remove P16042 (Analog IF Assembly) from J16042 (SSB Assembly). #### **PROCEDURE** - 15. Remove solder from LO Source PC Board Assembly (1) at filter, test point and connector junctions as follows: - FL16005 - TP16001 - FL16015 - FL16006 from R16001 - FL16002 - TP16003 - FL16001 - TP16002 - FL16003 - J16042 - E24008 - 16. Remove FL16005, TP16001, FL16015, FL16006, FL16002, TP16003, FL16001, TP16002, FL16003 and J16042 from SSB Assembly (3). - 17. Remove ten screws (2) securing LO Source PC Board Assembly (1) to SSB Assembly (3). - 18. Remove LO Source PC Board Assembly (1) from SSB Assembly (3). - (8) Front Panel Assembly #### STEP - 1. Remove Storage Compartment and Chassis Assembly according to 2-3-1C(1). - 2. Refer to 2-3-1, Figure 2 and disconnect P30049A (Front Panel Assembly) from J30049A/B (Line Supply Assembly). ATC-601 Test Set Top View Figure 9 - 3. Refer to 2-3-1, Figure 9 and disconnect cables as follows: - P12018 (RF Assembly) from J12018 (Front Panel Assembly). - P12061 (RF Assembly) from J12061 (Front Panel Assembly). - P12045 (RF Assembly) from J12045 (Front Panel Assembly). - P12020 (RF Assembly) from J12020 (Front Panel Assembly). - P12046 (Motherboard PC Board Assembly) from J12020 (Front Panel Assembly). #### **PROCEDURE** NOTE: For Steps 4 through 9, item numbers refer to 2-3-1, Figure 1. - 4. Loosen four captive screws (8). - 5. Remove two handles (24) and four washers (23) from Front Panel Assembly (3). - 6. Tilt left side of Front Panel Assembly (3) up approximately 30° and disconnect cables as follows: - P27052 (Front Panel Assembly) from J27052 (Front Panel Pulse PC Board Assembly). - P27051 (Front Panel Assembly) from J27051 (Front Panel Pulse PC Board Assembly). NOTE: Left side of Chassis Assembly (7) has access to PC boards and battery. 7. Set left side of Front Panel Assembly (3) on Chassis Assembly (7) and tilt right side of Front Panel Assembly (3) up approximately 30°. NOTE: The Keypad ribbon cable is taped to the Front Panel Assembly (3) and should be carefully untaped to achieve better access to connecting cables. - 8. Disconnect cables as follows: - P25011 (Front Panel Assembly) from J25011 (Motherboard PC Board Assembly). - P25010 (Front Panel Assembly) from J25010 (Motherboard PC Board Assembly). - P25014 (Front Panel Assembly) from J25014 (Motherboard PC Board Assembly). - 9. Remove Front Panel Assembly (3) from Chassis Assembly (7), carefully guiding the connecting cables. Front Panel Assembly Breakdown Figure 10 2-3-1 Page 24 Sep 1/91 (a) Video Detector PC Board Assembly NOTE: Item numbers refer to 2-3-1, Figure 10 unless otherwise noted. #### STEP #### **PROCEDURE** - 1. Remove Front Panel Assembly according to 2-3-1C(7). - 2. Disconnect cables as follows: - P30043 (Power Termination Assembly) from J30043 (Video Detector PC Board Assembly). - P30044 (REPLY VIDEO Connector) from J30043 (Video Detector PC Board Assembly). - 3. Remove seven screws (8) and two screws (10) securing Video Detector PC Board Assembly (7) to Power Termination cover (6). - 4. Remove Video Detector PC Board Assembly (7) from Front Panel Assembly (1). - (b) Power Termination Assembly #### **STEP** #### **PROCEDURE** 1. Remove Front Panel Assembly according to 2-3-1C(7). **NOTE:** For Steps 2 through 5, item numbers refer to 2-3-1, Figure 10. - 2. Disconnect cables as follows: - P28028 (RF I/O Connector) from J28028 (Power Termination Assembly). - P28029 (Video Detector PC Board Assembly) from J28029 (Power Termination Assembly). - P30044 (REPLY VIDEO Connector) from J30044 (Video Detector PC Board Assembly). - 3. Remove four screws (9) securing Power Termination Assembly (5) to Front Panel Assembly (1). - 4. Remove three screws (3) and two screws (13) securing Power Termination cover (6). - 5. Remove Power Termination cover (6) from Power Termination Assembly (5). Power Termination Assembly Breakdown Figure 11 (J28028 & J28029) 8107017 #### **PROCEDURE** NOTE: For Steps 6 through 13, item numbers refer to 2-3-1, Figure 11. #### **RESISTOR R28002** - 6. Remove two socket head screws (1) securing R28002 (3) to Power Termination Assembly (4). - 7. Remove solder from connection between R28002 (3) and Power Termination PC Board (2). - 8. Remove R28002 (3) from Power Termination Assembly (4). #### CONNECTORS J28028 AND J28029 - 9. Remove four screws (5) securing J28028 or J28029 to Power Termination Assembly (4). - 10. Remove solder from connection between connector and Power Termination PC Board (2). - 11. Remove connector from Power Termination Assembly (4). #### POWER TERMINATION PC BOARD - 12. Remove three screws (6) securing Power Termination PC Board (2) to Power Termination Assembly (4). - 13. Remove Power Termination PC Board (2) and Power Termination Assembly (4). - (c) Front Panel LED PC Board Assembly NOTE: Item numbers refer to 2-3-1, Figure 10 unless otherwise noted. #### STEP - 1. Remove Front Panel Assembly according to 2-3-1C(7). - 2. Remove three screws (4) securing Front Panel LED PC Board Assembly (2) to Front Panel Assembly (1). - 3. Remove Front Panel LED PC Board Assembly (2) from Front Panel Assembly (1). (d) LCD NOTE: Item numbers refer to 2-3-1, Figure 10 unless otherwise noted. STEP #### **PROCEDURE** - 1. Remove Front Panel Assembly according to 2-3-1C(7). - 2. Remove four nuts (11) securing LCD (12) to Front Panel Assembly (1). - 3. Remove LCD from Front Panel Assembly (12). - (9) Flat Antenna Assembly NOTE: Item numbers refer to 2-3-1, Figure 12 unless otherwise noted. #### STEP #### **PROCEDURE** - 1. Remove two screws (13) and cover plate (12) from Flat Antenna Assembly (14). - 2. Refer to Detail A in 2-3-1, Figure 12. Remove solder from connections bewteen Antenna PC board (21) and Antenna Splitter PC Board (16). - 3. Refer to Detail A in 2-3-1, Figure 12 and remove two screws (20). - 4. Remove ten screws (19) securing handle assembly to Flat Antenna Assembly (14). - 5. Remove handle assembly from Flat Antenna Assembly (14). ## **FLAT ANTENNA CONNECTOR (J29001)** - 6. Remove six screws (10) securing right plate (11) to left plate (15). - 7. Remove two screws (8) securing J29001 to left plate (15). - 8. Remove two screws (6) and left plate (15) from back plate (18). - 9. Remove solder from connection between J29001 and Antenna Splitter PC Board (16). - 10. Remove two screws (8) securing J29001 to right plate (11). - 11. Remove J29001 from back plate (18). # **ANTENNA SPLITTER PC BOARD** - 12. Remove two screws (7) and right plate (11) from back plate (18). - 13. Remove solder from Antenna Splitter PC Board (16) where switch wires (5) are connected. - 14. Remove Antenna Splitter PC Board (16) from handle assembly. 8107025 Flat Antenna Assembly Breakdown Figure 12 #### **PROCEDURE** # **ANTENNA PUSH BUTTON SWITCH (S29001)** - 15. Remove ring nut (1) from push button switch (4). - 16. Remove two screws (18) securing top handle bracket (3). - 17. Loosen socket head screw (2) in top handle bracket (3). - 18. Remove top handle bracket (3) from handle (9) and back plate (18). - 19. Remove push button switch (4) from top handle bracket (3). - (10) Motherboard PC Board Assembly NOTE: Item numbers refer to 2-3-1, Figure 1 unless otherwise noted. #### STEP - 1. Remove Power Supply Assembly according to 2-3-1C(4). - 2. Remove Digital IF PC Board Assemblies according to 2-3-1C(5). - 3. Remove Front Panel Pulse PC Board Assembly according to 2-3-1C(6). - 3. Remove Front Panel Assembly according to 2-3-1C(8). - 4. Remove two screws (4) securing P23047 to the Chassis Assembly (7). - 5. Refer to 2-3-1, Figure 2 and disconnect cables as follows: - P25001 (RF Assembly) from J25001 (Motherboard PC Board Assembly). - P25009 (Front Panel Assembly) from J25009 (Motherboard PC Board Assembly). - P25002 (RF Assembly) from J25002 (Motherboard PC Board Assembly). - P25005 (RF Assembly) from J25005 (Motherboard PC Board Assembly). - P25004 (RF Assembly) from J25004 (Motherboard PC Board Assembly). - P25003 (RF Assembly) from J25003 (Motherboard PC Board Assembly). - 6. Remove twelve screws (21) securing Motherboard PC Board (22) to Chassis Assembly (7). - 7. Remove Motherboard PC Board Assembly (22) from Chassis Assembly (7). ### 2. Reassembly #### A. General Contains special instructions necessary to reassemble assemblies within the ATC-601. #### **B.** Preliminary Considerations (1) Tools Required Reassembly requires a #6 Phillips Torque Screwdriver in addition to tools required for disassembly. (2) Reassembly Precautions **CAUTION: INSURE ALL COAXIAL CONNECTIONS ARE PROPERLY MATED.** CAUTION: DO NOT BEND NOR TWIST SEMI-RIGID COAXIAL CABLES. **CAUTION:** ALL RIBBON CABLES MUST LIE FLAT AND NEATLY FOLDED. CAUTION: DO NOT PLACE UNDUE STRAIN ON ANY WIRE OR CABLE. **CAUTION:** DO NOT OVER TIGHTEN BRASS SCREWS AND NUTS INCLUDING COAXIAL CONNECTORS. **CAUTION:** DO NOT EXPOSE COMPONENTS TO EXCESSIVE HEAT WHEN APPLYING SOLDER. CAUTION: THE POWER SUPPLY PC BOARD ASSEMBLY, DIGITAL IF PC BOARD ASSEMBLY, FRONT PANEL PULSE PC BOARD ASSEMBLY, RF ASSEMBLY AND FRONT PANEL ASSEMBLY CONTAIN PARTS SENSITIVE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD). ALL PERSONNEL PERFORMING REASSEMBLY SHOULD HAVE KNOWLEDGE OF ACCEPTED **ESD PRACTICES.** THIS EQUIPMENT CONTAINS PARTS SENSITIVE TO DAMAGE BY ELECTROSTATIC DISCHARGE (ESD) #### C. Reassembly Procedures Reassembly depends upon extent of disassembly and should be performed with normal repair and/or cleaning. Perform reassembly in reverse sequence of disassembly procedures. Incorporate following directives as required: #### (1) Chassis Assembly - Replace nylon washers between Chassis and Case Assemblies to maintain water resistance capability. - Tighten twelve screws securing Chassis Assembly to Case Assembly with 23 inch pounds (2.56 newton•meters) of torque. #### (2) Power Termination Assembly - If R28002 is replaced, modify new R28002 according to Detail B of 2-3-1, Figure 11. - If either or both connectors are replaced, modify new connector(s) according to Detail A of 2-3-1, Figure 11. # **APPENDIX A - I/O CONNECTORS AND PIN-OUT TABLES** #### 1. Table of I/O Connectors | CONNECTOR | SIGNAL NAME | TYPE | INPUT/OUTPUT | SIGNAL TYPE | |-----------|---------------|---------------|------------------|-----------------------------------| | J10050 | AC PWR | AMPHENOL | INPUT | ac LINE POWER | | J10053 | СОММ | LEMO | INPUT/OUTPUT | RS-232C | | | (Refer to App | pendix A, COI | MM Connector Pir | n-out Table.) | | J10054 | REPLY VIDEO | BNC | OUTPUT | VIDEO (Direct<br>Connection Only) | | J10055 | SYNC | BNC | ОИТРИТ | TTL | | J10056 | MONITOR | BNC | ОИТРИТ | TTL VIDEO | | J10057 | ANTENNA | BNC | INPUT/OUTPUT | RF | | J10058 | RF I/O | TNC | INPUT/OUTPUT | RF | # 2. COMM Connector (J10053) Pin-out Table (Refer to Appendix A, Figure 1.) | PIN NO. | SIGNAL NAME | SIGNAL TYPE | INPUT/OUTPUT | POLARITY | |---------|--------------|-------------|------------------|-------------| | 1 | EXT SYNC | TTL | INPUT<br>OUT PUT | RISING EDGE | | 2 | EXT PULSE | TTL | INPUT | ACTIVE LOW | | 3 | EXT DPSK IN | TTL | INPUT | | | 4 | EXT DPSK OUT | смоѕ | ОИТРИТ | | | 5 | SPARE | | | | | 6 | TXD | BIPOLAR | ОИТРИТ | | | 7 | DTR | BIPOLAR | ОИТРИТ | ACTIVE LOW | | 8 | RXD | BIPOLAR | INPUT | | | 9 | стѕ | BIPOLAR | INPUT | ACTIVE LOW | | 10 | GND | | ОИТРИТ | GROUND | 8118001 COMM Connector (J10053) Figure 1 # **APPENDIX B - ABBREVIATIONS** A | AA | Announced Address | CMOS | Complementary Metal- | |------------|--------------------------|---------------------|--------------------------------| | AC | Altitude Code | | Oxide Semiconductor | | AC/ac | Alternating Current | COMM | Communication | | ACAS | Airborne Collision | COMP | Compensator | | | Avoidance System | CONT | Control | | ACS | Comm-A Capability | Cont | Continued | | | Subfield | COMPTR | Comparator | | A/D | Analog to Digital | CR | Diode | | ADC | Analog to Digital | CTS | Clear to Send | | ,,_, | Convertor | CVC | Cancel Vertical | | AIS | Comm-A Capability | | Resolution Advisory | | , <b>.</b> | Subfield | | Complement | | ALT | Altitude | CW | Continuous Wave | | AMPL | Amplifier | | | | ANT | Antenna | | D | | AP | Address Parity | | _ | | AQ | Special Acquisition | D/A | Digital to Analog | | ATC | Air Traffic Control | DAC | Digital to Analog | | ATC | ATCRBS (on screen) | DAO | Convertor | | ATCRBS | Air Traffic Control | dB | Decibel | | ATCHES | Radar Beacon System | dBi | Decibels above isotropic | | ATE | <del>_</del> | dBm | Decibels above isotropic | | ATE | Automatic Test | UDIII | milliwatt | | ATTEN | Equipment<br>Attenuation | dB W/m <sup>2</sup> | Decibels above one watt | | ATTEN | | QD W/III | | | AUTO | Automatic | DCXO | per square meter | | AVG | Average | DCXO | Digitally Compensated | | | _ | DET | Crystal Oscillator<br>Detector | | | В | DF | Detector Downlink Format | | | <b>_</b> | | | | BATT | Battery | DI | Designator Identification | | BCS | Comm-B Capability | Div | Division | | | Subfield | DMA | Direct Memory Access | | BDS | B-Definition Subfield | DMM | Digital Multimeter | | BIT | Built In Test | DPCS | Dual Port RAM Chip | | вот | Bottom | | Select | | BR | Bridge Rectifier | DPOE | Dual Port RAM Output | | ВТ | Battery | | Enable | | | | DPR | Dual Port RAM | | | С | DPSK | Differential Phase Shift | | | | | Key | | С | Centigrade | DR | Downlink Request | | CA | Transponder Capability | DRAM | Dynamic RAM | | CAS | Column Address Strobe | DRVR | Driver | | CFS | Continuation Subfield | DSP | Digital Signal Processor | | CH | Channel | DTR | Data Terminal Ready | | CHC | Cancel Horizontal | | | | | Resolution Advisory | | | | | Complement | | | | CLI | Coordination Lock | | | | | Indicator | | | | | | | | | | E | | K | |--------|-----------------------------|-----------|------------------------------------| | ECS | Extended Capability | KE | ELM Control | | | Subfield | kHz | Kilohertz (10 <sup>3</sup> ) | | ELM | Extended Length Message | km | Kilometer (10 <sup>3</sup> ) | | EOC | End of Cycle | kts | Knots (Velocity) | | EPROM | Erasable Programmable | N.CO | Miots (Velocity) | | 2 | Read-Only Memory | | L | | ERP | Effective Radiated Power | | _ | | ESB | Encoded Sense Bits | LC | Inductor-Capacitor | | Ext | External | LCA | Logic Cell Array | | | | LCD | Liquid Crystal Display | | | F | LCK | Coordination Lock | | | | | Subfield | | FCC | Federal Communications | LCS | Lower Chip Select | | | Commission | LED | Light Emitting Diode | | FET | Field Effect Transistor | LO | Local Oscillation | | FIFO | First In First Out | LOAMP | Logarithmic Amplifier | | FPM | Feet Per Minute | LOG | Logarithmic | | FREQ | Frequency | LOS | Lockout Subfield | | FS | Flight Status | LSD | Least Significant Digit | | Ft | Feet | | | | | • | | М | | | G | | | | GEN | Concreter | m<br>M | meters | | GND | Generator<br>Ground | MA | Comm-A Message | | GPIB | General Purpose | Max<br>MB | Maximum | | GI ID | Interface Bus | MBS | Comm-B Message<br>Multisite Comm-B | | | interrace bus | MDS | Subfield | | | н | MC | Comm-C Message | | | •• | MCS | Mid-Range Chip Select | | h | Hexidecimal | MD | Comm-D Message | | HET | Heterodyne | MEAS | Measure | | hr | Hour | MES | Multisite ELM Şubfield | | HRC | Horizontal Resolution | MHz | Megahertz (10 <sup>6</sup> ) | | | Advisory Complement | MID | Mode S Address | | Hz | Hertz | MPU | Microprocessing Unit | | | | ms | Millisecond (10 <sup>-3</sup> ) | | | I | MSD | Most Significant Digit | | | | MTB | Multiple Threat Bit | | ID | Identification (4906 | MTL | Minimum Triggering | | | Code) | | Level | | IDS | Identifier Designators | MTL-A | MTL (Antenna) | | | Subfield | MTL-D | MTL (Direct Connection) | | IF | Intermediate Frequency | MU | Comm-U Message | | IFR | IFR Systems, Inc | MUX | Multiplexer | | II | Interrogator Identification | MV | Comm-V Message | | IIS | Interrogator Identification | | - | | | Subfield | | | | INTERR | Interrogation | | | | 1/0 | Input/Output | | | | ITM | Intermode | | | N | N/A | Not Applicable | RSS | Reservation Status Sub- | |---------------------------------------|--------------------------------|------------|-----------------------------| | NC | C-Segment Number | | field | | ND | D-Segment Number | RTCA | Radio Technical | | nmi | Nautical Miles | | Commission | | NO | Number | | for Aeronautics | | ns | Nanosecond (10 <sup>-9</sup> ) | RX | Receive | | | (,, | | | | | P | | S | | PAL | Programmable Array | SAM | Serial Access Memory | | | Logic | SCOPE | Oscilloscope | | PC | Protocol | SD | Special Designator | | PC | Printed Circuit | sec | Second(s) | | PCBD | Printed Circuit Board | SL | Sensitivity Level | | PCS | Peripheral Chip Select | SLS | Side Lobe Suppression | | PI | Parity/Interrogator | SMENU | Sequence Menu | | • • | Identity | SNSR | Sensor | | PLCS | Places | SPI | Special Identifier Pulse | | PPG | Pulse Power Gate | SPR | Synchronous Phase | | PPM | Pulse Position | | Reversal | | · · · · · · · · · · · · · · · · · · · | Modulation | SRCS | Static RAM Chip Select | | PR | Reply Probability | SROE | Static RAM Output | | PRF | Pulse Repetition | | Enable | | | Frequency | SRWE | Static RAM Write Enable | | PROM | Programmable | SRQ | Service Request | | | Read-Only Memory | SRS | Segment Request | | PSK | Phase Shift Keying | | Subfield | | PWM | Pulse Width Modulation | SSR | Secondary Surveillance | | PWR | Power | | Radar | | | | SW | Switch | | | R | SYNC | Synchronization | | RAM | Random Access Memory | | т | | RAC | Resolution Advisory | | | | | Complement | TAS | Transmission | | RAS | Row Address Strobe | | Acknowledgement | | RC | Reply Control | | Subfield | | RC | Resistor-Capacitor | TCAS | Traffic Alert and Collision | | RCV | Receive | TE.40 | Avoidance System | | RCVR | Receiver | TEMP | Temperature | | Ref | Reference | TMS | Tactical Message Sub- | | REFLD | Reflected | <b>-</b> . | field | | RF | Radio Frequency | Trig | Trigger | | RGLTR | Regulator | TTL | Transistor- Transistor | | RI | Reply Information, | TV | Logic | | DI | Air-to-Air | TX | Transmit | | RL | Reply Length | | | | RMS | Root Mean Square | | | | ROM | Read Only Memory | | | | RR | Reply Request | | | | RRS | Reply Request Subfield | | | U | UART | Universal Asynchronous | |------|------------------------| | | Receiver-Transmitter | | UCS | Upper Chip Select | | UDS | U-Definition Subfield | | UF | Uplink Format | | UM | Utility Message | | UUT | Unit Under Test | ٧ | V | Volts | |------------------|---------------------------| | VP | Volts, Peak | | V <sub>P-P</sub> | Volts, Peak-to-Peak | | VAC | Volts Alternating Current | | VCO | Voltage Controlled | | | Oscillator | | Vdc | Volts Direct Current | | VDS | V-Definition Subfield | | VERS | Version | VRAM Video Random Access Memory **VRC** Vertical Resolution Advisory Complement Volts Root Mean Square Vrms VS **Vertical Status** **VSWR** Voltage Standing Wave Ratio W W Watts X XCVR **Transceiver** XMTR **Transmitter** XOR **Exclusive OR** XPDR Transponder $\mu F$ Microfarad μН **Microhenry** Microsecond μs #### APPENDIX C - TEST EQUIPMENT REQUIREMENTS #### 1. General This Appendix contains a list of test equipment suitable for performing all testing procedures contained in this manual. Other equipment meeting specifications listed in this Appendix may be substituted in place of recommended models. Equipment listed in this Appendix may exceed minimum required specifications for some procedures contained in this manual. #### 2. Recommended Test Equipment | TYPE | MODEL | SPECIFICATIONS | |-------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 dB Attenuator | HP8491A<br>or Equivalent | Frequency Range:<br>dc to 12.4 GHz<br>Accuracy:<br>±0.3 dB | | Digital Multimeter | FLUKE 8010A<br>or Equivalent | 3.5 Digit (1 mV)<br>±0.1% Basic dc Accuracy | | Frequency (And Time<br>Interval) Analyzer | HP5372A<br>or Equivalent | | | Frequency Counter | FLUKE 7220A<br>or Equivalent | Frequency Range: 10 Hz to 1300 MHz Accuracy: ±1 Count (±Time Base Error) | | Function Generator | WAVETEK 145<br>or Equivalent | Frequency Range: .0001 Hz to 20 MHz Functions: Pulse Voltage Controlled Generator: 0-1000:1 frequency change with 0 to 2 volt input Pulse Delay: 50 ns to 10 ms Pulse Width: 25 ns to 1 ms Output Level: 30 Vp-p (15 Vp-p into 50 Ω) | | TYPE | MODEL | SPECIFICATIONS | |--------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Heterodyne Monitor | ANZAC MD-141<br>or Equvalent | | | Measuring Receiver | HP8902A<br>or Equivalent | Tuned RF Level Power Range: -127 to 0 dBm Frequency Range: 2.5 to 1300 MHz Accuracy: ±0.013 dB/dB Change ≤±0.04 dB/10 dB Change | | Oscilloscope | TEK 2465<br>or Equivalent | Bandwidth: dc to 100 MHz Vertical Accuracy: ±10% Time Accuracy: ±0.7% of Time Interval +0.6% of Full Scale Δ Time Accuracy: ±0.5% of Time Interval +0.3% of Full Scale | | Power Meter | Boonton 4200<br>or Equivalent | Power Range: -30 to +10 dBm Accuracy: ±0.1 dB | | Power Sensor | HP11722A<br>or Equivalent<br>Boonton 4200-5B<br>or Equivalent | Measuring Receiver<br>Compatiblity<br>Power Meter Compatibility | | TYPE | MODEL | SPECIFICATIONS | |-----------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RF Signal Generator | HP8657B<br>or Equivalent | Frequency Range: 100 kHz to 2060 MHz Resolution: 1 Hz Accuracy: 2 X 10 <sup>-6</sup> RF Output: 15 to -130 dBm | | | FLUKE 6062A<br>or Equivalent | Frequency Range: 100 kHz to 2100 MHz Resolution: 20 Hz Accuracy: <5 X 10 <sup>-6</sup> RF Output: 13 to -137 dBm Accepts external pulse modulation | | Spectrum Analyzer | HP8569B<br>or Equivalent | Frequency Range: 10 MHz to 22 GHz Resolution Bandwidth: 100 Hz to 3.0 MHz Display Accuracy Log: <±0.1 dB/dB ≤±1.5 dB/70 dB Display Accuracy Linear: <±3% of Reference Level | | Transponder/DME<br>Test Set | ATC-1400A<br>or Equivalent | | | VSWR Bridge | WILTRON 60N50<br>or Equivalent | Frequency Range:<br>5 to 2000 MHz | THIS PAGE INTENTIONALLY LEFT BLANK. ### **APPENDIX D - PAL EQUATIONS** #### 1. Equation Definitions: XXX =Active Low Signal \* =AND $\rightarrow$ =Go To / =Invert : =On Clock Rising Edge + = OR #### 2. Digital IF PC Board Assembly #### A. Digitizer Control PAL (U26015) #### (1) Pin Assignments: | PIN NO. | SIGNAL | PIN NO. | SIGNAL | PIN NO. | SIGNAL | PIN NO. | SIGNAL | |---------|--------|---------|--------|---------|---------|---------|--------| | 1 | CLK1 | 6 | A14 | 11 | OE | 16 | DRDY | | 2 | CLK2 | 7 | A15 | 12 | DIG CLK | 17 | RAM WR | | 3 | DS | 8 | TRIG | 13 | LOWB | 18 | RAMQ | | 4 | STRB | 9 | RCO | 14 | NC | 19 | RAMI | | 5 | A0 | 10 | GND | 15 | ENA | 20 | Vcc | #### (2) Equations: DIG CLK =/NC\*/RAM WR\*CLK2 + NC + RAM WR LOWB =/(/A14\*A15\*/STRB\*/DS) NC :=RCO + NC\*TRIG ENA :=/(RAM WR\*NC + /ENA\*NC) DRDY :=/[RAM WR\*ENA + /DRDY\*/(/A14\*A15\*/STRB\*/DS)\*TRIG] RAM WR :=NC RAMQ = CLK2\*/NC\*/RAMWR + (NC+RAMWR)\*/(A0\*/A14\*A15\*/STRB\*/DS) RAMI = CLK2\*/NC\*/RAMWR + (NC+RAMWR)\*/(/A0\*/A14\*A15\*/STRB\*/DS) #### A. DSP External RAM Access/Off Board Communication PAL (U26016) #### (1) Pin Assignments: | PIN NO. | SIGNAL | PIN NO. | SIGNAL | PIN NO. | SIGNAL | PIN NO. | SIGNAL | |---------|--------|---------|--------|---------|--------|---------|--------| | 1 | IS | 6 | R/W | 11 | A15 | 16 | DPCS | | 2 | STRB | 7 | A10 | 12 | DPOE | 17 | SROE | | 3 | DS | 8 | A11 | 13 | RDYCS | 18 | SRWE | | 4 | BUSY | 9 | A14 | 14 | READY | 19 | SRCS | | 5 | Q | 10 | GND | 15 | J | 20 | Vcc | #### (2) Equations: DPOE =/(A15\*A14\*/DS\*/STRB\*(R/ $\overline{W}$ )] $RDYCS = /[/IS*/STRB*/(R/\overline{W})]$ READY = (/IS + DS\*IS + /DS\*/A15 + /DS\*A15\*/A14 + Q)\*BUSY J = A15\*A14\*/DS DPCS = /(A15\*A14\*/DS) SROE =/[/A15\*/A11\*A10\*/DS\*/STRB\*(R/ $\overline{W}$ ) + /A15\*A11\*A10\*/DS\*STRB\*(R/ $\overline{W}$ )] $\mathsf{SRWE} = /[/\mathsf{A}15^*/\mathsf{A}11^*\mathsf{A}10^*/\mathsf{D}S^*/\mathsf{STRB}^*/(\mathsf{R}/\overline{\mathsf{W}}) + /\mathsf{A}15^*\mathsf{A}11^*\mathsf{A}10^*/\mathsf{D}S^*\mathsf{STRB}^*/(\mathsf{R}/\overline{\mathsf{W}})]$ SRCS = /(/A15\*A11\*A10\*/DS + /A15\*A11\*/A10\*/DS) #### 3. Front Panel Pulse PC Board Assembly #### A. LCD Controller PAL (U27029) Pin Assignments: | PIN NO. | SIGNAL | PIN NO. | SIGNAL | PIN NO. | SIGNAL | PIN NO. | SIGNAL | |---------|--------|---------|-----------|---------|---------|---------|-----------| | 1 | NC | 8 | NC | 15 | NC | 22 | NC | | 2 | CLK0 | 9 | IO CH RDY | 16 | R83 | 23 | ARDY | | 3 | BALE | 10 | RESET | 17 | Е | 24 | DIR | | 4 | WR | 11 | BMCS0 | 18 | R/W | 25 | MEMR | | 5 | RD | 12 | R81 | 19 | NC (Q2) | 26 | MEMW | | 6 | DT/RN | 13 | R82 | 20 | NC (Q1) | 27 | NC (WAIT) | | 7 | PCS5 | 14 | GND | 21 | NC (Q0) | 28 | Vcc | #### B. LCD Controller PAL (U27029) Equations: E :=/Q2\*Q1 + Q2\*/Q1 + Q2\*/Q0 R/W = /(DT/RN) Q2 =Refer to Appendix D, 2C. Q1 =Refer to Appendix D, 2C. Q0 =Refer to Appendix D, 2C. ARDY=/(/WAIT + /IO CH RDY) $DIR = /(/\overline{BMCS0}^*/\overline{RD})$ $\overline{MEMR} = /(/\overline{BMCS0}^*/\overline{RD})$ $\overline{MEMW} = /(/\overline{BMCS0*/WR})$ WAIT :=/Q2\*/Q1\*/Q0 + Q2\*Q1\*Q0 #### C. LCD Controller PAL (U27029) Wait State Assignments: S0 = /Q2\*/Q1\*/Q0 (000) $S0 := COND1 \rightarrow S1 + \rightarrow S0$ $S1 = /Q2^*/Q1^*Q0 (001)$ $S1 := COND0 \rightarrow S0 + \rightarrow S2$ S2 = /Q2\*Q1\*/Q0 (010) $S2 := COND0 \rightarrow S0 + \rightarrow S3$ S3 =/Q2\*Q1\*Q0 (011) S3 :=COND0 $\rightarrow$ S0 + $\rightarrow$ S4 S4 = Q2\*/Q1\*/Q0 (100) $S4 := COND0 \rightarrow S0 + \rightarrow S5$ S5 =Q2\*/Q1\*Q0 (101) S5 :=COND0 $\rightarrow$ S0 + $\rightarrow$ S6 S6 =Q2\*Q1\*/Q0 (110) S6 :=COND0 $\rightarrow$ S0 + $\rightarrow$ S7 $S7 = Q2*Q1*Q0 (111) S7 := COND0 \rightarrow S0 + \rightarrow S7$ Conditions: CONDO = RESET + PCS5 COND1 = /PCS5\*(/WR+/RD) THIS PAGE INTENTIONALLY LEFT BLANK. # **APPENDIX E - TIMING DIAGRAMS** ### 1. Interrogation Sequences # **ATCRBS** 8114007 ATCRBS Interrogation Sequence Figure 1 # 2. Replies ATCRBS/Mode S Expected Replies Figure 3 # 3. Internal Timing # A. Digital IF PC Board Assembly **0 WAIT STATES** Off Board Communication PAL Wait States Figure 4 APPENDIX E Page 5 Sep 1/91 LCA Components Reset Figure 6 APPENDIX E Page 7 Sep 1/91 APPENDIX E Page 8 Sep 1/91 # APPENDIX F - METRIC/BRITISH IMPERIAL CONVERSION TABLE WITH NAUTICAL DISTANCE CONVERSIONS | TO CONVERT: | INTO: | MULTIPLY BY: | TO CONVERT: | INTO: | MULTIPLY BY: | |---------------------|---------------------|--------------|-------------|--------------------|--------------| | cm | feet | 0.03281 | meters | feet | 3.281 | | cm | inches | 0.3937 | meters | inches | 39.37 | | feet | cm | 30.48 | m/sec | ft/sec | 3.281 | | feet | meters | 0.3048 | m/sec | km/hr | 3.6 | | ft/sec | km | 1.097 | m/sec | miles/hr | 2.237 | | ft/sec | knots | 0.5921 | miles | feet | 5280 | | ft/sec | miles/hr | 0.6818 | miles | km | 1.609 | | ft/sec <sup>2</sup> | cm/sec <sup>2</sup> | 30.48 | miles | meters | 1609 | | ft/sec <sup>2</sup> | m/sec <sup>2</sup> | 0.3048 | miles | nmi | 0.8684 | | grams | ounces | 0.03527 | miles/hr | ft/sec | 1.467 | | inches | cm | 2.54 | miles/hr | km/hr | 1.609 | | kg | pounds | 2.205 | miles/hr | knots | 0.8684 | | kg/cm <sup>2</sup> | psi | 0.0703 | nmi | feet | 6080.27 | | km | feet | 3281 | nmi | km | 1.8532 | | km | miles | 0.6214 | nmi | meters | 1853.2 | | km | nmi | 0.5396 | nmi | miles | 1.1516 | | km/hr | ft/sec | 0.9113 | ounces | grams | 28.34953 | | km/hr | knots | 0.5396 | pounds | kg | 0.4536 | | km/hr | miles/hr | 0.6214 | psi | kg/cm <sup>2</sup> | 0.0703 | | knots | ft/sec | 1.689 | 100 ft | km | 3.048 | | knots | km/hr | 1.8532 | 100 ft | miles | 1.894 | | knots | miles/hr | 1.1516 | 100 ft | nmi | 1.645 | THIS PAGE INTENTIONALLY LEFT BLANK. # **INDEX** | Title | Chapter/Section/Subject | Page | |------------------------------|-------------------------|------| | Abbreviations | Appendix B | 1 | | Analog IF Assembly | •• | | | Assembly Drawing | 2-2-3 | 22 | | Block Diagram | 2-2-1 | 48 | | Circuit Schematic | 2-2-3 | 23 | | Disassembly | 2-3-1 | 15 | | Theory of Operation | 2-2-1 | 49 | | Analog IF PC Board Assembly | | | | Assembly Drawing | 2-2-3 | 22 | | Circuit Schematic | 2-2-3 | 23 | | Disassembly | 2-3-1 | 16 | | Theory of Operation | 2-2-1 | 49 | | Antenna Splitter PC Board | | | | Assembly Drawing | 2-2-3 | 10 | | Circuit Schematic | 2-2-3 | 10 | | Disassembly | 2-3-1 | 28 | | Attenuator PC Board Assembly | | | | Assembly Drawing | 2-2-3 | 16 | | Block Diagram | 2-2-1 | 39 | | Circuit Schematic | 2-2-3 | 16 | | Disassembly | 2-3-1 | 20 | | Theory of Operation | 2-2-1 | 39 | | Auto Test | 2-2-1 | 4 | | Background Interrogations | 2-2-1 | 3 | | Calibration | 2-2-2 | 31 | | Power Supply | 2-2-2 | 31 | | RF Assembly | 2-2-2 | 31 | | System | 2-2-2 | 43 | | Calibration Data Sheet | 2-2-2 | 46 | | Calibration/Verification | 2-2-2 | 1 | | Composite Assembly | | | | Assembly Drawing | 2-2-3 | 3 | | Interconnect Diagram | 2-2-3 | 3 | | System Block Diagram | 2-2-1 | | | Chassis Assembly | | | | Disassembly | 2-3-1 | 5 | | Reassembly | 2-3-2 | 2 | | Detector Assembly | | | | Assembly Drawing | 2-2-3 | 20 | | Block Diagram | 2-2-1 | 45 | | Circuit Schematic | 2-2-3 | 21 | | Disassembly | 2-3-1 | 14 | | Theory of Operation | 2-2-1 | 45 | | Title | Chapter/Section/Subject | Page | |-------------------------------------------------|-------------------------|------| | Detector PC Board Assembly | | | | Assembly Drawing | 2-2-3 | 20 | | Circuit Schematic | 2-2-3 | 21 | | Disassembly | 2-3-1 | 15 | | Theory of Operation | 2-2-1 | 45 | | Digital IF PC Board Assembly | | | | Assembly Drawing | 2-2-3 | 8 | | Block Diagram | 2-2-1 | 14 | | Circuit Schematic | 2-2-3 | 9 | | Disassembly | 2-3-1 | 11 | | Theory of Operation | 2-2-1 | 13 | | Disassembly | 2-3-1 | 1 | | Disassembly Procedures | 2-3-1 | 5 | | Battery | 2-3-1 | 7 | | Digital IF PC Board Assembly | 2-3-1 | 11 | | Flat Antenna Assembly | 2-3-1 | 28 | | Front Panel Assembly | 2-3-1 | 21 | | Front Panel LED PC Board Assembly | 2-3-1 | 27 | | LCD | 2-3-1 | 28 | | Power Termination Assembly | 2-3-1 | 25 | | Video Detector PC Board Assembly | 2-3-1 | 25 | | Front Panel Pulse PC Board Assembly | 2-3-1 | 11 | | Line Supply Assembly | 2-3-1 | 7 | | Motherboard PC Board Assembly | 2-3-1 | 30 | | Power Supply Assembly | 2-3-1 | 9 | | RF Assembly | 2-3-1 | 13 | | Analog IF Assembly | 2-3-1 | 15 | | Attenuator PC Board Assembly | 2-3-1 | 20 | | Detector Assembly | 2-3-1 | 14 | | Driver PC Board Assembly | 2-3-1 | 13 | | LO Source PC Board Assembly | 2-3-1 | 20 | | Mixer PC Board Assembly | 2-3-1 | 19 | | SSB Assembly | 2-3-1 | 19 | | Storage Compartment and Chassis Assembly | 2-3-1 | 5 | | Disassembly/Reassembly Driver PC Board Assembly | 2-3 | J | | Assembly Drawing | 2-2-3 | 24 | | Block Diagram | 2-2-1 | 43 | | Circuit Schematic | 2-2-3 | 24 | | Disassembly | 2-3-1 | 13 | | Theory of Operation | 2-2-1 | 43 | | External Cleaning | 2-1-1 | 1 | | Flat Antenna Assembly | | | | Assembly Drawing | 2-2-3 | 10 | | Circuit Schematic | 2-2-3 | 10 | | Disassembly | 2-3-1 | 28 | | Front Panel Assembly | | | | Assembly Drawing | 2-2-3 | 25 | | Circuit Schematic | 2-2-3 | 25 | | Disassembly | 2-3-1 | 21 | | Theory of Operation | 2-2-1 | 51 | INDEX Page 2 Sep 1/91 | Title | Chapter/Section/Subject | Page | |-----------------------------------------------|-------------------------|---------------------------------------| | Front Panel LED PC Board Assembly | | | | Assembly Drawing | 2-2-3 | 26 | | Circuit Schematic | 2-2-3 | 25 | | Disassembly | 2-3-1 | 27 | | Theory of Operation | 2-2-1 | 51 | | Front Panel Pulse PC Board Assembly | | | | Assembly Drawing | 2-2-3 | 11 | | Block Diagram | 2-2-1 | 21 | | Circuit Schematic | 2-2-3 | 12 | | Disassembly | 2-3-1 | 11 | | | 2-3-1 | 20 | | Theory of Operation | 2-2-1 | | | Functional Theory of Operation | 2-2-1<br>2-2-1 | 1 | | Receive | | 3<br>3 | | Testing | 2-2-1 | | | Transmit | 2-2-1 | 1 | | Internal Cleaning | 2-1-1 | 1 | | I/O Connectors and Pin-Out Tables | Appendix A | 1 : | | Keypad | | | | Circuit Schematic | 2-2-3 | 25 | | Theory of Operation | 2-2-1 | 52 | | LCD | | | | Disassembly | 2-3-1 | 28 | | Theory of Operation | 2-2-1 | 52 | | Line Supply Assembly | 2-2-1 | 32 | | | 2-2-3 | 6 | | Assembly Drawing | 2-2-3 | | | Circuit Schematic | 2-2-3<br>2-3-1 | 6<br>7 | | Disassembly | | · · · · · · · · · · · · · · · · · · · | | Theory of Operation | 2-2-1 | 10 | | Line Supply PC Board Assembly | | • | | Assembly Drawing | 2-2-3 | 6 | | Circuit Schematic | 2-2-3 | 6 | | Disassembly | 2-3-1 | 9 | | Theory of Operation | 2-2-1 | 10 | | LO Source PC Board Assembly | | | | Assembly Drawing | 2-2-3 | 18 | | Block Diagram | 2-2-1 | 40 | | Circuit Schematic | 2-2-3 | 19 | | Disassembly | 2-3-1 | 20 | | Theory of Operation | 2-2-1 | 40 | | Metric/British Imperial Conversion Table with | | | | Nautical Distance Conversions | Appendix F | 1 | | | Appendix | • | | Mixer PC Board Assembly | 2 2 2 | 17 | | Assembly Drawing | 2-2-3 | | | Block Diagram | 2-2-1 | 41 | | Circuit Schematic | 2-2-3 | 17 | | Disassembly | 2-3-1 | 19 | | Theory of Operation | 2-2-1 | 41 | | Mode Test | 2-2-1 | 3 | | | | | | Title | Chapter/Section/Subject | | Page | |-------------------------------------|-------------------------|----|------| | Module Theory of Operation | 2-2-1 | | 10 | | Digital IF PC Board Assembly | 2-2-1 | | 13 | | +5 V to -5 V Converter | 2-2-1 | | 20 | | ADC Reference | 2-2-1 | | 15 | | Clock Setter | 2-2-1 | | 16 | | Digitizer | 2-2-1 | | 15 | | Digitizer Control | 2-2-1 | | 17 | | DSP | 2-2-1 | | 19 | | Flash ADCs | 2-2-1 | | 16 | | Offboard Communication | 2-2-1 | | 19 | | RAM | 2-2-1 | | 16 | | Receive IF | 2-2-1 | 15 | | | Front Panel Assembly | 2-2-1 | | 51 | | Front Panel LED PC Board Assembly | 2-2-1 | | 51 | | Keypad | 2-2-1 | | 52 | | LCD | 2-2-1 | | 52 | | Power Termination Assembly | 2-2-1 | | 51 | | Video Detector PC Board Assembly | 2-2-1 | | 51 | | Front Panel Pulse PC Board Assembly | 2-2-1 | | 20 | | Analog-to-Digital Converter | 2-2-1 | | 34 | | Attenuator Control | 2-2-1 | | 33 | | Backlight Control | 2-2-1 | | 32 | | Contrast Control | 2-2-1 | | 31 | | Digital IF PC Board Assembly Access | 2-2-1 | | 37 | | Display Control | 2-2-1 | | 30 | | Keypad Interface | 2-2-1 | | 32 | | LCD Data Control | 2-2-1 | | 30 | | LED Control Register | 2-2-1 | | 36 | | Oscillator Compensation | 2-2-1 | | 33 | | Processor | 2-2-1 | | 22 | | Pulse Generator | 2-2-1 | | 24 | | Reply Decoder | 2-2-1 | | 27 | | RS-232 Interface | 2-2-1 | | 33 | | Status Buffer | 2-2-1 | | 36 | | Power Supply | 2-2-1 | | 10 | | Battery Charger | 2-2-1 | | 10 | | Line Supply Assembly | 2-2-1 | | 10 | | Output Supply | 2-2-1 | | 12 | | Power Supply Assembly | 2-2-1 | | 10 | | RF Assembly | 2-2-1 | | 37 | | 10 MHz DCXO | 2-2-1 | | 49 | | Analog IF Assembly | 2-2-1 | | 49 | | Attenuator PC Board Assembly | 2-2-1 | | 39 | | Detector Assembly | 2-2-1 | | 45 | | Driver PC Board Assembly | 2-2-1 | | 43 | | LO Source PC Board Assembly | 2-2-1 | | 40 | | Mixer PC Board Assembly | 2-2-1 | | 41 | | SSB Assembly | 2-2-1 | | 39 | | Motherboard PC Board Assembly | <del> :</del> | | | | Assembly Drawing | 2-2-3 | | 7 | | Circuit Schematic | 2-2-3 | | 7 | | Disassembly | 2-3-1 | | 30 | | • | | | | | Title | Chapter/Section/Subject | Page | |-------------------------------------|-------------------------|------------------| | PAL Equations | Appendix D | 1 | | PC Boards and Schematics | 2-2-3 | 1 | | Composite Assembly | 2-2-3 | | | Interconnect Diagram | 2-2-3 | 3<br>3<br>8<br>9 | | Digital IF PC Board Assembly | 2-2-3 | 8 | | Circuit Schematic | 2-2-3 | 9 | | Flat Antenna Assembly | 2-2-3 | 10 | | Circuit Schematic | 2-2-3 | 10 | | Front Panel Assembly | 2-2-3 | 25 | | Circuit Schematic | 2-2-3 | 25 | | Front Panel LED PC Board Assembly | 2-2-3 | 26 | | Power Termination Assembly | 2-2-3 | 26 | | Video Detector PC Board Assembly | 2-2-3 | 26 | | Front Panel Pulse PC Board Assembly | 2-2-3 | 11 | | Circuit Schematic | 2-2-3 | 12 | | Line Supply Assembly | 2-2-3 | | | Circuit Schematic | 2-2-3 | 6 | | Motherboard PC Board Assembly | 2-2-3 | 6<br>6<br>7 | | Circuit Schematic | 2-2-3 | 7 | | Power Supply Assembly | 2-2-3 | 4 | | Circuit Schematic | 2-2-3 | 5 | | RF Assembly | 2-2-3 | 14 | | Analog IF Assembly | 2-2-3 | 22 | | Circuit Schematic | 2-2-3 | 23 | | Attenuator PC Board Assembly | 2-2-3 | 16 | | Circuit Schematic | 2-2-3 | 16 | | Detector Assembly | 2-2-3 | 20 | | Circuit Schematic | 2-2-3 | 21 | | Driver PC Board Assembly | 2-2-3 | 24 | | Circuit Schematic | 2-2-3 | 24 | | Interconnect Diagram | 2-2-3 | 14 | | LO Source PC Board Assembly | 2-2-3 | 18 | | Circuit Schematic | 2-2-3 | 19 | | Mixer PC Board Assembly | 2-2-3 | 17 | | Circuit Schematic | 2-2-3 | 17 | | SSB Assembly | 2-2-3 | 15 | | Interconnect Diagram | 2-2-3 | 15 | | Power Supply Assembly | 2-2-3 | 13 | | Assembly Drawing | 2-2-3 | 4 | | Block Diagram | 2-2-1 | 11 | | Circuit Schematic | 2-2-3 | | | Disassembly | 2-3-1 | 5<br>9 | | Theory of Operation | 2-2-1 | 10 | | Power Supply PC Board Assembly | 2-2-1 | 10 | | Assembly Drawing | 2-2-3 | <b>A</b> | | Circuit Schematic | 2-2-3<br>2-2-3 | 4<br>5 | | Disassembly | 2-2-3<br>2-3-1 | ວ<br>11 | | Theory of Operation | 2-3-1<br>2-2-1 | 10 | | inedity of Operation | 2-2-1 | 10 | | Title | Chapter/Section/Subject | Page | |-----------------------------------|-------------------------|-------------| | Power Termination Assembly | · | | | Assembly Drawing | 2-2-3 | 26 | | Circuit Schematic | 2-2-3 | 25 | | Disassembly | 2-3-1 | 25 | | Reassembly | 2-3-2 | 2 | | Theory of Operation | 2-2-1 | 51 | | Power Test | 2-2-1 | 5 | | Preventive Maintenance Procedures | 2-1-1 | 1 | | Reassembly | 2-3-2 | 1 | | Reassembly Procedures | 2-3-2 | 2 | | Chassis Assembly | 2-3-2 | 2<br>2<br>2 | | Power Termination Assembly | 2-3-2 | 2 | | RF Assembly | | | | Assembly Drawing | 2-2-3 | 14 | | Block Diagram | 2-2-1 | 38 | | Disassembly | 2-3-1 | 13 | | Interconnect Diagram | 2-2-3 | 14 | | Theory of Operation | 2-2-1 | 37 | | Servicing | 2-1 | | | Self Test | 2-2-1 | 5 | | Single Test | 2-2-1 | 4 | | SSB Assembly | | | | Assembly Drawing | 2-2-3 | 15 | | Disassembly | 2-3-1 | 19 | | Interconnect Diagram | 2-2-3 | 15 | | Theory of Operation | 2-2-1 | 39 | | Test Equipment Requirements | Appendix C | 1 | | Test Interrogations | 2-2-1 | 4 | | Test Parameters | 2-2-1 | 4 | | Theory of Operation | 2-2-1 | 1 | | Functional Theory of Operation | 2-2-1 | 1 | | Module Theory of Operation | 2-2-1 | 1 | | System Theory of Operation | 2-2-1 | 1 | | Timing Diagrams | Appendix E | 1 | | Troubleshooting | 2-2 | | | Verification Data Sheet | 2-2-2 | 27 | | Verification Procedures | 2-2-2 | 5 | | Pulse Characteristics | 2-2-2 | 7 | | Signal Generator | 2-2-2 | 5 | | UUT Measurements | 2-2-2 | 16 | | Video Detector PC Board Assembly | | | | Assembly Drawing | 2-2-3 | 26 | | Circuit Schematic | 2-2-3 | 25 | | Disassembly | 2-3-1 | 25 | | Theory of Operation | 2-2-1 | 51 | | Visual Inspection | 2-1-1 | 2 | # CUSTOMER RECOMMENDED CHANGES TO TECHNICAL MANUALS | CUSTOMER INFORMATION | | | | PRODUCT IN | FORMATION | | |--------------------------|-----------------|---------------|--------------|-------------------|----------------|-----------| | NAME (PLEASE PRINT) DATE | | | | MODEL # | SERIAL # | | | | | | | | MANUA | LIYPE | | | TITLE<br>ANY NA | | BUSI | NESS PHONE # | OPERATOR'S | S GUIDE | | | | | | | OPERATION | MANUAL | | | IESS AC | DRESS | | | MAINTENAN | CE MANUAL | | CITY STATE ZIP | | | | ILLUSTRATE | D PARTS LIST | | | | | | | | PUBLICATION DA | ATE | | | F | PLEASE | BE SPEC | CIFIC IN IDENTIFY | ING PROBLEMS | 3 | | PAGE<br>NO. | PARA.<br>NO. | FIGURE<br>NO. | TABLE<br>NO. | | COMMENTS | | | | | | | | | | | | PLACE<br>STAMP<br>HERE | |--|------------------------| IFR SYSTEMS, Inc. 10200 West York Street Wichita, Kansas 67215 ATTEN: TECHNICAL PUBLICATIONS