# Thermal and Electrical Characterization of Materials for Phase-Change Memory Cells<sup>†</sup>

Roberto Fallica,<sup>\*,‡</sup> Jean-Luc Battaglia,<sup>§</sup> Simone Cocco,<sup>‡</sup> Cristiano Monguzzi,<sup>‡</sup> Andrew Teren,<sup>‡</sup> Claudia Wiemer,<sup>‡</sup> Enrico Varesi,<sup>||,#</sup> Raimondo Cecchini,<sup>||,∇</sup> Andrea Gotti,<sup>||,#</sup> and Marco Fanciulli<sup>‡,⊥</sup>

CNR-INFM Laboratorio MDM, via C. Olivetti 2, 20041 Agrate Brianza (MI), Italy, Laboratory TREFLE, ENSAM Department of Mechanics, Esplanade des arts et métiers 33405 Talence Cedex, France, STMicroelectronics M6, via C. Olivetti 2, 20041 Agrate Brianza (MI), Italy, and Dipartimento di Scienza dei Materiali, Università di Milano Bicocca, Milano, Italy

The thermal properties of the phase-change chalcogenide alloy  $Ge_2Sb_2Te_5$  in its three phases (amorphous, cubic, and hexagonal) and of  $Si_3N_4$  and  $SiO_2$  have been studied to obtain reliable values for device modeling. Thermal conductivity was determined, along with a quantitative estimation of the thermal resistances of the layers' interfaces, not negligible for highly scaled devices. Electrical resistivity of the chalcogenide material has also been investigated during the phase transition by in situ measurement at constant heating rate.

## Introduction

A phase-change memory (PCM) is a nonvolatile memory in which the logic data are stored as a different state of a phasechange material. The memorization process consists of crystallization or amorphization of a small area of the cell by a suitable heating-quenching sequence, provided by passing a programming current through the phase-change material. Read operation is performed by sensing the cell's resistivity that is very high when the active area is in its amorphous state and much lower when it is crystallized. These devices exhibit several advantages over existing "flash" technology nonvolatile memories, namely, a faster write speed, higher cyclability, and better scalability down to and beyond the 45 nm technology node.<sup>1,2</sup> The chalcogenide alloy Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> is an ideal candidate for such devices because of its fast ( $\approx 100$  ns), reversible switching capability and the large difference in resistivity between the amorphous and crystalline phases.

The constant demand for high-speed, high-density nonvolatile data storage devices is urging the investigation of such materials for design, modeling, and prototyping. In this work, materials potentially interesting for memory cells will be investigated, namely, the phase-change chalcogenide Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> (GST) in its different phases and insulators, focusing on two physical properties of such materials: the thermal conductivity that affects heat dissipation behavior inside the memory cell and the electrical resistivity that determines the resistance of the active area of the cell. Because the thickness of the chalcogenide layer in actual PCM devices is a few tens of nanometers, experiments have been carried out on *thin* films of thickness below 1  $\mu$ m.

## **Experimental**

Two kinds of experiments have been carried out. For each of them, a different preparation will be described.

Thermal Characterization. The technique employed for determining the thermal conductivity is the  $3\omega$  method by Cahill.<sup>3</sup> A metal strip is deposited on top of the thin film to be investigated; a current is passed in the strip, causing a known heat power P to be generated; the heat diffuses in the underlying layer and causes a temperature rise  $\Delta T$  on the metal strip itself. The thermal resistance of the material is determined from the known power P and the measured  $\Delta T$  by a three-dimensional analytical heat transfer model<sup>4</sup> that takes into account the geometrical configuration as well as the finite thickness of the silicon substrate for low-frequency behavior. Instead of heating by a continuous current, a sinusoidal current at frequency  $\omega$  is used. Both the power generated and the temperature rise on the strip vary at frequency  $2\omega$ . Because the metal strip has a temperature coefficient of resistivity, its resistance varies at frequency  $2\omega$  as well. The voltage drop across the heater consists of two components, at frequencies  $\omega$  and  $3\omega$ . The temperature rise is calculated from the measurement of both components (by means of a lock-in amplifier). The excitation current frequency is between some tens of hertz to a few kilohertz. To measure low resistivity samples, to ensure electrical insulation between the metal strip and the sample, a dielectric layer had to be interposed between them. During the measurement the sample is placed in a vacuum chamber so that the only heat transfer mechanism is conduction; radiation is negligible for the measured temperature rises ( $\Delta T < 2$  °C). The sample's back is placed in contact with a large copper heat sink by thermal grease to comply with the boundary condition of the heat transfer model  $T_{\text{back}} = T_{\text{room}}$ . All measurements were performed at room temperature.

Sample preparation was accomplished by depositing thin films of SiO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> on a silicon substrate and Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> on top of an inert substrate (SiO<sub>2</sub> on bulk Si). The GST samples were additionally capped with evaporated SiO<sub>2</sub> for electrical insulation. A metal strip (Au), of thickness d = 220 nm, length l =1 mm, and width  $w = 20 \ \mu m$ , was deposited by evaporation and defined by a photolithographic process, along with four

<sup>&</sup>lt;sup>†</sup> Part of the special section "2008 European Conference on Thermophysical Properties"

Corresponding author. E-mail: roberto.fallica@mdm.infm.it.

<sup>\*</sup> CNR-INFM Laboratorio MDM.

<sup>§</sup> Laboratory TREFLE.

<sup>&</sup>quot;STMicroelectronics M6. <sup>⊥</sup> Università di Milano Bicocca.

<sup>#</sup> At the time of publication with Numonyx, via C. Olivetti 2, 20041 Agrate Brianza (MI), Italy.

At the time of publication with Department of Mechanics, Università Politecnica delle Marche, via Brecce Bianche, 60131 Ancona, Italy.



Figure 1. Layout of the SiO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> samples for  $3\omega$  measurement.



Figure 2. Layout of the GST samples for  $3\omega$  measurement.

metal pads to provide connection to the sample holder of the instrument. A sample layout is shown in Figure 1 for the  $SiO_2$  and  $Si_3N_4$  samples and in Figure 2 for  $Ge_2Sb_2Te_5$  samples.

It must be pointed out that for these thin films the effect of layer interfaces on the apparent thermal conductivity cannot be neglected. The interface between layers, which acts as a barrier to heat diffusion, affects the measurement in such a way that the measured (apparent) thermal conductivity exhibits a dependence on the layer thickness.<sup>5,6</sup> In the present work, this effect has been taken into account in terms of an additional thermal interfacial resistance  $R_i$ . To estimate its value, we measured the thermal resistance R of samples of different thickness t and extrapolated the constant contribution of thermal resistance obtained at t = 0. The thermal conductivity of the evaporated silicon dioxide layer has been measured at first because SiO<sub>2</sub> was used as the capping layer to allow the measurement of low resistivity samples. Different SiO<sub>2</sub> layers have been deposited on Si/SiO<sub>2</sub> buffer. In this case, the intrinsic thermal conductivity  $\lambda$ , thickness independent, is derived from formula 1

$$\lambda = \frac{t}{R - R_i - R_{\rm SiO_2}} \tag{1}$$

where  $R_{SiO_2}$  is the thermal resistance of the buffer layer.

*Electrical Characterization.* The electrical resistivity of the phase change material has been investigated by the four-probe van der Pauw method.<sup>7</sup> For a thin film of thickness *t*, the resistivity  $\rho$  is given by (2)

$$\rho = \frac{\pi}{\ln 2} t \frac{\sum_{i=1}^{8} V_i}{I}$$
(2)

where I is the current supplied by the first pair of probes, and  $V_i$  are the voltages measured across the other two probes in eight measurements performed through all possible combinations of probe positions. In comparison with other resistivity measurement techniques, the measurement by the van der Pauw method

### Journal of Chemical & Engineering Data, Vol. 54, No. 6, 2009 1699

Table 1. Thermal Conductivity and Thermal Interface Resistance for Silicon Dioxide, Silicon Nitride, and Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> Chalcogenide in the Amorphous, *fcc* and, *hcp* Phases

|                                | thermal conductivity | thermal interface resistance |
|--------------------------------|----------------------|------------------------------|
|                                | $[W \cdot mK^{-1}]$  | $[m^2 K \cdot W^{-1}]$       |
| SiO <sub>2</sub>               | 1.46                 | 20.10-9                      |
| Si <sub>3</sub> N <sub>4</sub> | $1.45 \pm 0.03$      | $(40 \pm 2) \cdot 10^{-9}$   |
| amorphous GST                  | $0.21 \pm 0.02$      | $(94 \pm 37) \cdot 10^{-9}$  |
| fcc GST                        | $0.55 \pm 0.03$      | $(72 \pm 20) \cdot 10^{-9}$  |
| hcp GST                        | $1.13\pm0.11$        | $(159 \pm 11) \cdot 10^{-9}$ |

lessens the effect of nonidealities as nonhomogeneities of the film and geometrical effects of the sample shape and probe positioning, as long as the probes are placed close to the samples edges (the corners of a square specimen in our case). Sample preparation is the following: a thin film of  $Ge_2Sb_2Te_5$  was deposited by sputtering onto an inert substrate (SiO<sub>2</sub> on bulk Si); the surface is contacted by four probes by spring-loaded molybdenum contacts. The sample is placed in a vacuum chamber, where pressure has been kept below 0.001 Pa by a turbomolecular pump to prevent oxidation of the sample. The sample holder serves also as a heater stage, to perform in situ measurement of the resistivity as a function of temperature. The temperature profile is handled by a proportional-integralderivative (PID) controller, while the electrical measurements are controlled by a LabVIEW-equipped personal computer.

#### **Results and Discussion**

The thermal characterization was performed on the following materials:  $SiO_2$ ,  $Si_3N_4$ , amorphous GST, face-centered cubic (*fcc*) GST, and hexagonal close packed (*hcp*) GST. The first samples to be examined were the silicon dioxide and silicon nitride thin films.  $SiO_2$  was measured both to validate the experimental setup and because the measured thermal conductivity value of  $SiO_2$  was needed for the calculation of GST conductivity, as discussed in the previous section. The thickness of the samples ranged from (80 to 400) nm for  $SiO_2$  and from (60 to 200) nm for  $Si_3N_4$ . The measured values for the two insulators are shown in Table 1.

The obtained values for silicon dioxide are very close to the bulk value<sup>8</sup> 1.37 W·mK<sup>-1</sup> and to other measurements performed on thin films with different techniques:  $1.4 \text{ W} \cdot \text{mK}^{-1}$  by Lee et al.9 and (1.35 to 1.55) W·mK<sup>-1</sup> by Okuda et al.<sup>10</sup> Silicon nitride thermal conductivity is more dependent on the deposition method, the reported values ranging from 1.5  $W \cdot mK^{-1}$  [Lee et al.<sup>11</sup>] to 4.5 W $\cdot$ mK<sup>-1</sup> [Eriksson et al.<sup>12</sup>]. The measurement also reveals information on the effect of interfaces between the layers on the heat transport. Interface thermal resistance is lowest for the SiO<sub>2</sub> sample, as expected, since the SiO<sub>2</sub>/Si interface is known to contain a very low amount of interfacial defects. In the same work by Lee et al.,<sup>11</sup> similar values are reported for thermal boundary resistance between the dielectric (SiO2 or Si<sub>3</sub>N<sub>4</sub>) layer and the Si substrate ( $R_i \approx 20 \cdot 10^{-9} \text{ m}^2 \text{K} \cdot \text{W}^{-1}$ ). In conclusion, it can be stated that the value  $R_i = 20 \cdot 10^{-9}$  $m^{2}K \cdot W^{-1}$  found for the SiO<sub>2</sub> sample represents the contribution of the thermal resistance of the interfaces between both the metal strip and the SiO<sub>2</sub> layer and between the SiO<sub>2</sub> film and the Si substrate. It is expected that the value of the interfacial resistance will never be lower than that for a more complex stack of thin films.

The thermal conductivity of GST (in its three phases) has been measured. Sample thicknesses ranged from (40 to 400) nm. The thermal resistance as a function of thickness for the three sets of samples is shown in Figure 3. Experimental results are shown in Table 1.



**Figure 3.** Thermal resistance of  $\bullet$ , amorphous;  $\blacksquare$ , *fcc*;  $\blacktriangle$ , and *hcp* Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> thin films, as a function of the layer thickness. The intercept to the *y*-axis of the linear fit to the data represents the thermal interfacial resistance.

Thermal transport improves from the amorphous to the cubic phase and reaches a maximum for the hexagonal phase, consistent with the increasing effect of electronic heat transport.

The interface thermal resistance of amorphous and *fcc* GST are the same within the experimental error. In contrast, the set of hexagonal-phase GST samples was achieved by thermal annealing in a vacuum, at 350 °C for 30 min, of *fcc* as deposited samples. The process resulted in a worsening of the layer roughness, revealed by a worse adhesion of the evaporated metallization. Actually, the reduction of the layer thickness from the *fcc* to the *hcp* phase due to a denser arrangement of the layer (investigated by Njoroge et al.<sup>13</sup>) causes an increase in the roughness and contributes to the higher value of the measured thermal interface resistance.

Lyeo et al.<sup>14</sup> report values similar to ours for GST thermal conductivity: 0.19  $W \cdot mK^{-1}$  for the amorphous phase, 0.57  $W \cdot mK^{-1}$  for the cubic phase, and 1.58  $W \cdot mK^{-1}$  for the hexagonal phase (measurement obtained by time-domain thermoreflectance). Reifenberg et al.<sup>15</sup> for a 350 nm thick sample specify a thermal conductivity of (0.29, 0.42, and 1.76)  $W \cdot mK^{-1}$  for the amorphous, *fcc*, and *hcp* phases, respectively; these values were obtained by laser reflectance thermometry. In another work by Kuwahara et al.,<sup>16</sup> the calculated thermal conductivity of a 300 nm thick RF-sputtered Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> film, after 1 h annealing at 350 °C, is reported to be in the (1.15 to 1.3)  $W \cdot mK^{-1}$  range (before and after a subsequent measurement at 400 °C).

Electrical resistivity has been evaluated, as a function of temperature, for the phase change material GST. The objective of the experiment was to determine the initial resistivity of the amorphous phase and track its evolution by heating, up to phase transitions and beyond. Since the material presents twophase transitions, we performed two measurements.

The first measurement has been done on an amorphous asdeposited GST sample, of thickness 98 nm, while heating at constant rate of 10 °C·min<sup>-1</sup> to observe the transition toward the cubic phase. The resulting plot is shown in Figure 4. Initial resistivity at room temperature was high, as expected for the amorphous state ( $\rho = 70 \ \Omega \cdot cm$ ). It slowly starts to decrease during heating, up to 150 °C, when a sharp drop can be noticed; this is the characteristic temperature of the phase transition. Cooling of the sample started at 325 °C. After the experiment, the cubic phase of the layer was examined and confirmed by structural analysis (performed by X-ray diffraction, not shown here); the final resistivity was  $\rho = 0.0004 \ \Omega \cdot cm$ .

The second measurement was performed on an *fcc* asdeposited GST sample, of thickness 70 nm, under a constant



Figure 4. GST electrical resistivity during heating at a constant heating rate of 10  $^{\circ}$ C·min<sup>-1</sup> of amorphous as-deposited sample.



Figure 5. GST electrical resistivity during heating at a constant heating rate of 10  $^{\circ}$ C·min<sup>-1</sup> of *fcc* as-deposited sample.

heating rate of 10 °C·min<sup>-1</sup>. The resulting plot is shown in Figure 5. As temperature increases, a drop in resistivity can be noticed, from  $\rho = 0.03 \ \Omega$ ·cm to  $\rho = 0.001 \ 8 \ \Omega$ ·cm, corresponding to the phase transition to *hcp* (confirmed by XRD). For temperatures higher than 390 °C, the resistivity increases too, owing to the onset of the evaporation of the GST layer. During cooling, the trend is metallic-like (resistivity decreases for decreasing temperature) as expected for the hexagonal phase.

Njoroge et al.<sup>13</sup> and Friedrich et al.<sup>17</sup> performed similar measurements on GST electrical resistivity as a function of temperature. Measured values are consistent with the one presented in this work: some tens of  $\Omega \cdot \text{cm}$  for the amorphous phase, (0.01 to 0.03)  $\Omega \cdot \text{cm}$  for the cubic phase, and 0.000 1  $\Omega \cdot \text{cm}$  for the hexagonal phase. Characteristic temperatures range from (150 to 160) °C and from (340 to 370) °C for transition toward the *fcc* and *hcp* phases, respectively.

The uncertainty associated with the measurement values reported throughout this work has been estimated by statistical methods (type A of the ISO guide): for each measurement it was assumed that the measured values were approximately normally distributed. The numbers following the symbol  $\pm$  represent expanded uncertainties with a confidence level of 99 % (coverage factor k = 2.576).

## Conclusions

Thermal conductivity measurements by the  $3\omega$  method performed on thin films of various materials have provided

quantitative information on their conductivity as well as on the interfacial resistance between multilayered structures. The latter, in particular, has been found to vary from a minimum value for the SiO<sub>2</sub>/Si interface to higher values for the Si<sub>3</sub>N<sub>4</sub>/Si layer and highest for the GST/SiO<sub>2</sub>/Si interfaces whose dependence on the phase of the chalcogenide has been investigated. The electrical resistivity measurement implemented by the four-point van der Pauw geometry confirmed the trend of GST thin film electrical resistivity as a function of the temperature and its transition temperatures at (150 and 340) °C.

#### Acknowledgment

The authors would like to acknowledge Maurizio Henin (STMicroelectronics M6<sup>#</sup>) for sample preparation.

### **Supporting Information Available:**

XRD data for the *fcc* to *hcp* transition. This material is available free of charge via the Internet at http://pubs.acs.org.

#### **Literature Cited**

- Pirovano, A.; Lacaita, A. L.; Merlani, D.; Benvenuti, A.; Pellizzer, F.; Bez, R. Electronic switching effect in phase-change memory cells. *IEDM Tech. Dig.* 2002, 923–926.
- (2) Lai, S. Current status of the phase change memory and its future. *IEDM Tech. Dig.* 2003, 255–258.
- (3) Cahill, D. G. Thermal conductivity measurement from 30 to 750K: the 3ω method. *Rev. Sci. Instrum.* 1990, 61, 2.
- (4) Battaglia, J.-L.; Wiemer, C.; Fanciulli, M. An accurate low-frequency model for the 3ω method. J. Appl. Phys. 2007, 101, 104510.
- (5) Swartz, E. T.; Pohl, R. Thermal boundary resistance. *Rev. Mod. Phys.* **1989**, *61*, 615.
- (6) Lyeo, H.; Cahill, D. Thermal conductance of interfaces between highly dissimilar materials. *Phys. Rev. B* 2006, 73, 144301.

- (7) van der Pauw, L. J. A method of measuring specific resistivity and Hall effect of discs of arbitrary shape. *Philips Res. Rep.* 1958, 13, 1.
- (8) Touloukian, Y. S. Thermophysical Properties of Matter; IFI/Plenum: New York, 1970.
- (9) Lee, S.-M.; Cahill, D. G.; Allen, T. H. Thermal conductivity of sputtered oxide films. *Phys. Rev. B* 1995, *52*, 1.
- (10) Okuda, M.; Ohkubo, S. A Novel Method for Measuring the Thermal Conductivity of Submicrometer Thick Dielectric Films. *Thin Solid Films* **1992**, *213*, 176.
- (11) Lee, S. M.; Cahill, D. G. Heat transport in thin dielectric films. J. Appl. Phys. 1997, 81, 2590.
- (12) Eriksson, P.; Andersson, J. Y.; Stemme, G. Thermal characterization of surface-micromachined silicon nitride membranes for thermal infrared detectors. J. Microelectromech. S. 1997, 6, 55.
- (13) Njoroge, W. K.; Woltgens, H.-W.; Wuttig, M. Density changes upon crystallization of GeSbTe films. J. Vac. Sci. Technol. A 2002, 20, 230.
- (14) Lyeo, H.-K.; Cahill, D. G.; Lee, B.-G.; Abelson, J. R.; Kwon, M.-H.; Kim, K.-B.; Bishop, S. G.; Cheong, B.-K. Thermal conductivity of phase-change material Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub>. *Appl. Phys. Lett.* **2006**, *89*, 151904.
- (15) Reifenberg, J. P.; Panzer, M. A.; Kim, S.; Gibby, A. M.; Zhang, Y.; Wong, S.; Wong, H.-S. P.; Pop, E.; Goodson, K. E. Thickness and stoichiometry dependence of the thermal conductivity of GeSbTe films. *Appl. Phys. Lett.* **2007**, *91*, 111904.
- (16) Kuwahara, M.; Suzuki, O.; Yamakawa, Y.; Taketoshi, N.; Yagi, T.; Fons, P.; Fukaya, T.; Tominaga, J.; Baba, T. Measurement of the thermal conductivity of nanometer scale thin films by thermoreflectance phenomenon. *Microelectron. Eng.* **2007**, *84*, 1792–1796.
- (17) Friedrich, I.; Weidenhof, V.; Njoroge, W.; Franz, P.; Wuttig, M. Structural transformations of Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> films studied by electrical resistance measurements. *J. Appl. Phys.* **2000**, *87*, 4130.

Received for review October 17, 2008. Accepted March 7, 2009. This work has been partially supported by the EU Project CHEMAPH (IST-027561) within the sixth Framework Programme and by the national FIRB project.

JE800770S